OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [Testbench/] [doc/] [sym/] [micro_bus16_model_def.sym] - Rev 135

Compare with Previous | Blame | View Log

v 20100214 1
B 300 0  2600 1700 3 60 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 400 1850   5 10 1 1 0 0 1 1
device=micro_bus16_model_def
T 400 2050 5 10 1 1 0 0 1 1
refdes=U?
T 400 2200    0 10 0 1 0 0 1 1
vendor=opencores.org
T 400 2200    0 10 0 1 0 0 1 1
library=Testbench
T 400 2200    0 10 0 1 0 0 1 1
component=micro_bus16_model
T 400 2200    0 10 0 1 0 0 1 1
version=def
P 300 200 0 200 10 1 1 
{
T 400 200 5 10 1 1 0 1 1 1
pinnumber=rdata[15:0]
T 400 200 5 10 0 1 0 1 1 1
pinseq=1
}
P 300 400 0 400 4 0 1  
{
T 400 400 5 10 1 1 0 1 1 1 
pinnumber=reset
T 400 400 5 10 0 1 0 1 1 1 
pinseq=2
}
P 300 600 0 600 4 0 1  
{
T 400 600 5 10 1 1 0 1 1 1 
pinnumber=clk
T 400 600 5 10 0 1 0 1 1 1 
pinseq=3
}
P 2900 200 3200 200 10 1 1
{
T 2800 200 5  10 1 1 0 7 1 1 
pinnumber=wdata[15:0]
T 2800 200 5  10 0 1 0 7 1 1 
pinseq=4
}
P 2900 400 3200 400 10 1 1
{
T 2800 400 5  10 1 1 0 7 1 1 
pinnumber=cs[1:0]
T 2800 400 5  10 0 1 0 7 1 1 
pinseq=5
}
P 2900 600 3200 600 10 1 1
{
T 2800 600 5  10 1 1 0 7 1 1 
pinnumber=addr[23:0]
T 2800 600 5  10 0 1 0 7 1 1 
pinseq=6
}
P 2900 800 3200 800 4 0 1
{
T 2800 800 5  10 1 1 0 7 1 1
pinnumber=wr
T 2900 800 5  10 0 1 0 7 1 1
pinseq=7
}
P 2900 1000 3200 1000 4 0 1
{
T 2800 1000 5  10 1 1 0 7 1 1
pinnumber=ub
T 2900 1000 5  10 0 1 0 7 1 1
pinseq=8
}
P 2900 1200 3200 1200 4 0 1
{
T 2800 1200 5  10 1 1 0 7 1 1
pinnumber=rd
T 2900 1200 5  10 0 1 0 7 1 1
pinseq=9
}
P 2900 1400 3200 1400 4 0 1
{
T 2800 1400 5  10 1 1 0 7 1 1
pinnumber=lb
T 2900 1400 5  10 0 1 0 7 1 1
pinseq=10
}

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.