OpenCores
URL https://opencores.org/ocsvn/t80/t80/trunk

Subversion Repositories t80

[/] - Rev 49

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Added old uploaded documents to new repository. root 5562d 18h /
48 Added old uploaded documents to new repository. root 5563d 00h /
47 New directory structure. root 5563d 00h /
46 Made some bugfixes andreas 6850d 17h /
45 Fixed loopback break generation jesus 7851d 19h /
44 Added some missing features and fixed baud rate generator jesus 7852d 09h /
43 *** empty log message *** jesus 7860d 20h /
42 Fixed bus req/ack cycle jesus 7860d 20h /
41 Removed UNISIM library jesus 7860d 20h /
40 Cleanup jesus 7860d 20h /
39 Added -n option and component declaration jesus 7888d 18h /
38 Added Leonardo .ucf generation jesus 7888d 18h /
37 Changed to single register file jesus 7888d 21h /
36 Added component declaration jesus 7888d 21h /
35 Release 0242 jesus 7895d 08h /
34 Updated for ISE 5.1 jesus 7895d 14h /
33 Fixed typo jesus 7905d 06h /
32 Fixed for ISE 5.1 jesus 7905d 06h /
31 Fixed generic name error jesus 7908d 08h /
30 Changed to xilinx specific RAM jesus 7914d 07h /
29 Fixed (IX/IY+d) timing and added all GB op-codes jesus 7914d 07h /
28 Adapted for zxgate jesus 7915d 07h /
27 Xilinx SSRAM, initial release jesus 7915d 07h /
26 Fixed instruction timing for POP and DJNZ jesus 7928d 23h /
25 IX/IY timing and ADC/SBC fix jesus 7930d 09h /
24 no message jesus 7936d 06h /
23 Fixed T2Write jesus 7936d 06h /
22 Added 8080 top level jesus 7936d 06h /
21 no message jesus 7941d 05h /
20 Updated for new T80s generic jesus 7941d 05h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.