OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk/] [rtl/] [verilog/] [ethmac.v] - Rev 364

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7868d 05h /ethmac/trunk/rtl/verilog/ethmac.v
248 wb_rst_i is used for MIIM reset. mohor 7869d 05h /ethmac/trunk/rtl/verilog/ethmac.v
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7873d 04h /ethmac/trunk/rtl/verilog/ethmac.v
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7874d 00h /ethmac/trunk/rtl/verilog/ethmac.v
227 Changed BIST scan signals. tadejm 7900d 05h /ethmac/trunk/rtl/verilog/ethmac.v
218 Typo error fixed. (When using Bist) mohor 7907d 09h /ethmac/trunk/rtl/verilog/ethmac.v
214 Signals for WISHBONE B3 compliant interface added. mohor 7908d 06h /ethmac/trunk/rtl/verilog/ethmac.v
210 BIST added. mohor 7908d 06h /ethmac/trunk/rtl/verilog/ethmac.v
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7928d 05h /ethmac/trunk/rtl/verilog/ethmac.v
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 7936d 08h /ethmac/trunk/rtl/verilog/ethmac.v

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.