OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 510

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
490 Updates to fix spurious test failures and register scheduling. jeremybennett 4860d 17h /
489 ORPSoC sw cleanup. Remove warnings. julius 4865d 23h /
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 4866d 00h /
487 ORPSoC main software makefile update julius 4868d 22h /
486 ORPSoC updates, mainly software, i2c driver julius 4868d 22h /
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4873d 02h /
484 Changes to make r12 call-saved and to bring wchar tests in line. jeremybennett 4874d 00h /
483 Updated with new opcodes to generate random numbers and to identify us as Or1ksim. jeremybennett 4876d 02h /
482 Don't hardcode tool versions in help text olof 4877d 15h /
481 OR1200 Update. RTL and spec. julius 4889d 09h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.