OpenCores
URL https://opencores.org/ocsvn/open_hitter/open_hitter/trunk

Subversion Repositories open_hitter

[/] - Rev 23

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
23 better - root cause of synth issues was switch de-bounce. Working through remaining tests stvhawes 3256d 07h /
22 mixed rising_edge / falling_edge logic removed stvhawes 3261d 23h /
21 flakey sim bugs (1/10 test 2 fails) stvhawes 3262d 02h /
20 search_control_sim prepped stvhawes 3268d 21h /
19 search_control is up for simulation (ghdl) - tidied extra testbenches stvhawes 3275d 20h /
18 search_control is up for simulation (ghdl) stvhawes 3275d 20h /
17 persistent bug: search_control_wrapper.vhd:230:21:@36us:(assertion error): search_control_wrapper: test: 3 bad id stvhawes 3281d 07h /
16 minor fixes to search_control test bench stvhawes 3287d 17h /
15 adding in search_control and testbench stvhawes 3288d 22h /
14 search_item_wrapper bench debugged stvhawes 3294d 18h /
13 test bench for search_item stvhawes 3297d 23h /
12 wrapper test for search_item stvhawes 3303d 08h /
11 multiplex searh item added stvhawes 3304d 01h /
10 split source files to sime and rtl stvhawes 3318d 00h /
9 highlevel block diagram added stvhawes 3318d 21h /
8 sim sequence error fixed, so 20% success -> 100% success for unit test on fpga stvhawes 3318d 23h /
7 split clock/byte_ready and fix logic stvhawes 3323d 16h /
6 fixing synthesizable stvhawes 3325d 01h /
5 fixing synthesizable stvhawes 3325d 05h /
4 developing ideas around unit test / fpga verification stvhawes 3325d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.