OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] [oc8051_alu_src_sel.v] - Rev 186

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 root 5513d 14h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v
185 root 5569d 15h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v
179 add /* synopsys xx_case */ to case statments. simont 7648d 08h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v
151 remove pc_r register. simont 7676d 12h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v
141 remove define OC8051_AS2_PCL, chane signal src_sel2 to 2 bit wide. simont 7704d 19h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v
81 initial import simont 7817d 15h /8051/trunk/rtl/verilog/oc8051_alu_src_sel.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.