OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] [oc8051_divide.v] - Rev 186

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 root 5513d 23h /8051/trunk/rtl/verilog/oc8051_divide.v
185 root 5570d 00h /8051/trunk/rtl/verilog/oc8051_divide.v
95 updating... simont 7739d 03h /8051/trunk/rtl/verilog/oc8051_divide.v
45 prepared header simont 7922d 21h /8051/trunk/rtl/verilog/oc8051_divide.v
29 fix some bugs simont 7961d 03h /8051/trunk/rtl/verilog/oc8051_divide.v
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 7961d 05h /8051/trunk/rtl/verilog/oc8051_divide.v
25 divider and multiplier pass test markom 7962d 00h /8051/trunk/rtl/verilog/oc8051_divide.v
20 multiplier and divider changed so they complete in 4 cycles markom 7963d 03h /8051/trunk/rtl/verilog/oc8051_divide.v
5 more linter corrections; 2 tests still fail markom 7970d 01h /8051/trunk/rtl/verilog/oc8051_divide.v
4 Code repaired to satisfy the linter; testbech fails markom 7970d 03h /8051/trunk/rtl/verilog/oc8051_divide.v
2 Initial CVS import simont 7986d 01h /8051/trunk/rtl/verilog/oc8051_divide.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.