OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] [oc8051_uart.v] - Rev 186

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 root 5514d 00h /8051/trunk/rtl/verilog/oc8051_uart.v
185 root 5570d 01h /8051/trunk/rtl/verilog/oc8051_uart.v
179 add /* synopsys xx_case */ to case statments. simont 7648d 18h /8051/trunk/rtl/verilog/oc8051_uart.v
135 prepared start of receiving if ren is not active. simont 7712d 04h /8051/trunk/rtl/verilog/oc8051_uart.v
119 remove signal sbuf_txd [12:11] simont 7731d 06h /8051/trunk/rtl/verilog/oc8051_uart.v
116 change sfr's interface. simont 7734d 00h /8051/trunk/rtl/verilog/oc8051_uart.v
115 change uart to meet timing. simont 7734d 02h /8051/trunk/rtl/verilog/oc8051_uart.v
82 replace some modules simont 7818d 01h /8051/trunk/rtl/verilog/oc8051_uart.v
46 prepared header simont 7922d 21h /8051/trunk/rtl/verilog/oc8051_uart.v
36 fix bugs in mode 0 simont 7950d 00h /8051/trunk/rtl/verilog/oc8051_uart.v
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 7961d 03h /8051/trunk/rtl/verilog/oc8051_uart.v
17 fix some bugs simont 7967d 01h /8051/trunk/rtl/verilog/oc8051_uart.v
10 % replaced with ^ in uart; some minor improvements markom 7968d 06h /8051/trunk/rtl/verilog/oc8051_uart.v
8 some IDS optimizations markom 7969d 23h /8051/trunk/rtl/verilog/oc8051_uart.v
5 more linter corrections; 2 tests still fail markom 7970d 02h /8051/trunk/rtl/verilog/oc8051_uart.v
4 Code repaired to satisfy the linter; testbech fails markom 7970d 04h /8051/trunk/rtl/verilog/oc8051_uart.v
2 Initial CVS import simont 7986d 01h /8051/trunk/rtl/verilog/oc8051_uart.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.