OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] [rise/] [trunk/] [vhdl/] [rise_pack.vhd] - Rev 151

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
151 Started to include generic VHDL description of memories. jlechner 5231d 13h /rise/trunk/vhdl/rise_pack.vhd
148 New directory structure. root 5568d 01h /rise/trunk/vhdl/rise_pack.vhd
126 Added constant for cpu frequency (needed for UART) trinklhar 6343d 18h /rise/trunk/vhdl/rise_pack.vhd
121 Added address constants for uart access (memory mapped I/O) trinklhar 6343d 19h /rise/trunk/vhdl/rise_pack.vhd
118 insert Uart address constant trinklhar 6344d 14h /rise/trunk/vhdl/rise_pack.vhd
70 Moved opcode and conditional constants and opcode_t and cond_t data types to rise_const_pack.vhd. jlechner 6354d 06h /rise/trunk/vhdl/rise_pack.vhd
53 - Removed unused constant COND_NONE. cwalter 6354d 14h /rise/trunk/vhdl/rise_pack.vhd
46 - Added constant for RESET_VECTOR. cwalter 6354d 19h /rise/trunk/vhdl/rise_pack.vhd
40 - Added seperate memory output vector to MEM_WB_REGISTER.
- Added status register to MEM_WB_REGISTER.
jlechner 6355d 10h /rise/trunk/vhdl/rise_pack.vhd
31 - Added PC_RESET_VECTOR constant. cwalter 6355d 13h /rise/trunk/vhdl/rise_pack.vhd
12 - Added constant definitions for SR, PC and LR register. cwalter 6365d 07h /rise/trunk/vhdl/rise_pack.vhd
8 Implementation of execute stage and register lock unit. Some changes im RISE package. jlechner 6367d 15h /rise/trunk/vhdl/rise_pack.vhd
5 - correct register address width is 4 bit and not 5 bit.
- added constants for OPCODES, COND and SR.
cwalter 6386d 07h /rise/trunk/vhdl/rise_pack.vhd
2 Initial commit of project jlechner 6392d 11h /rise/trunk/vhdl/rise_pack.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.