OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [rtl/] [verilog/] [xge_mac.v] - Rev 27

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 Fix octets stats on barrel shift transitions antanguay 4200d 11h /xge_mac/trunk/rtl/verilog/xge_mac.v
24 Use FIFO's for statistics clock domain crossing antanguay 4206d 14h /xge_mac/trunk/rtl/verilog/xge_mac.v
23 Adding basic packet stats antanguay 4206d 20h /xge_mac/trunk/rtl/verilog/xge_mac.v
20 Updates for Xilinx synthesis antanguay 4498d 11h /xge_mac/trunk/rtl/verilog/xge_mac.v
12 Change interface to big endian, added serdes examples to testbench antanguay 5284d 19h /xge_mac/trunk/rtl/verilog/xge_mac.v
7 New directory structure. root 5563d 04h /xge_mac/trunk/rtl/verilog/xge_mac.v
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5839d 12h /xge_mac/trunk/rtl/verilog/xge_mac.v
2 Initial revision antanguay 5845d 16h /xge_mac/trunk/rtl/verilog/xge_mac.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.