OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [tbench/] [verilog/] [tb_xge_mac.sv] - Rev 23

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
23 Adding basic packet stats antanguay 4206d 21h /xge_mac/trunk/tbench/verilog/tb_xge_mac.sv
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4208d 18h /xge_mac/trunk/tbench/verilog/tb_xge_mac.sv
17 Fixed deprecated SystemC warnings antanguay 4676d 18h /xge_mac/trunk/tbench/verilog/tb_xge_mac.sv
16 Rename tb_xge_mac.v to sv extension to fix issue with newer Modelsim antanguay 4677d 00h /xge_mac/trunk/tbench/verilog/tb_xge_mac.sv
14 Change interface to big endian, added serdes examples to testbench antanguay 5284d 19h /xge_mac/trunk/tbench/verilog/tb_xge_mac.v
12 Change interface to big endian, added serdes examples to testbench antanguay 5284d 20h /xge_mac/trunk/tbench/verilog/tb_xge_mac.v
7 New directory structure. root 5563d 05h /xge_mac/trunk/tbench/verilog/tb_xge_mac.v
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5839d 13h /xge_mac/trunk/tbench/verilog/tb_xge_mac.v
2 Initial revision antanguay 5845d 17h /xge_mac/trunk/tbench/verilog/tb_xge_mac.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.