OpenCores
URL https://opencores.org/ocsvn/v586/v586/trunk

Subversion Repositories v586

[/] - Rev 117

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
117 reset polarity in mig_b.prj for ddr2 was wrong , should be high ultro 2839d 18h /
116 fix path of the axi rom module ultro 2853d 13h /
115 update for synth slack ultro 2854d 07h /
114 update cosmetic ultro 2854d 08h /
113 updates to take acu appart ultro 2854d 08h /
112 Added the prj missing files ultro 2857d 21h /
111 added comment ultro 2874d 06h /
110 updated MCS files to be downloaded to nexys4 DDR ultro 2874d 06h /
109 update for nexys 4 ddr ultro 2874d 07h /
108 update xdc for nexys 4 ddr ultro 2874d 07h /
107 crossbar update ultro 2874d 07h /
106 update core netlist ultro 2874d 07h /
105 migration nexys ddr ultro 2874d 09h /
104 iadd rstgen and clk wiard for ddr nexys4 TOP ultro 2881d 08h /
103 commit top for 128mbyte nexys4 ddr version ultro 2890d 22h /
102 committed 128mbytes boot code for nexys4 ddr ultro 2890d 22h /
101 add ddr interface mig7 xilinx xci ip ultro 2891d 12h /
100 add crossbar for nexys4 ddr with 128megabyte ram window ultro 2891d 12h /
99 remove phy_intn from xdc constraints as it is not used inside design wi th etherlite. ultro 2932d 20h /
98 update tbench and add mii to rmii converter ip from xilinx ultro 2933d 06h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.