OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] - Rev 25

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
25 Timing improvements, reduced FIFO size from 1024 to 512 antanguay 4206d 12h /
24 Use FIFO's for statistics clock domain crossing antanguay 4206d 13h /
23 Adding basic packet stats antanguay 4206d 19h /
22 Added prototype system verilog testbench antanguay 4208d 16h /
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4208d 16h /
20 Updates for Xilinx synthesis antanguay 4498d 10h /
19 Updates for 32/64 bit systems antanguay 4673d 12h /
18 Updates for linux 32-bit antanguay 4674d 08h /
17 Fixed deprecated SystemC warnings antanguay 4676d 16h /
16 Rename tb_xge_mac.v to sv extension to fix issue with newer Modelsim antanguay 4676d 22h /
15 Updated for Verilator 3.813 antanguay 4695d 23h /
14 Change interface to big endian, added serdes examples to testbench antanguay 5284d 17h /
13 Change interface to big endian, added serdes examples to testbench antanguay 5284d 18h /
12 Change interface to big endian, added serdes examples to testbench antanguay 5284d 18h /
11 Fixed clock crossing antanguay 5390d 15h /
10 Added details to spec antanguay 5488d 10h /
9 Added old uploaded documents to new repository. root 5562d 22h /
8 Added old uploaded documents to new repository. root 5563d 03h /
7 New directory structure. root 5563d 03h /
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5839d 11h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.