OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [bench/] - Rev 163

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
163 initial inport simont 7674d 05h /8051/trunk/bench/
157 change data output. simont 7674d 06h /8051/trunk/bench/
156 add FREQ paremeter. simont 7674d 06h /8051/trunk/bench/
155 add aditional tests. simont 7674d 06h /8051/trunk/bench/
130 prepared programs for new timing. simont 7715d 00h /8051/trunk/bench/
129 updated... simont 7715d 00h /8051/trunk/bench/
125 update, add prescaler, rclk, tclk. simont 7724d 07h /8051/trunk/bench/
124 add support for external rom from xilinx ramb4 simont 7724d 07h /8051/trunk/bench/
120 defines for pherypherals added simont 7730d 05h /8051/trunk/bench/
111 Remove instruction cache and wb_interface simont 7736d 22h /8051/trunk/bench/
103 rename signals simont 7738d 02h /8051/trunk/bench/
97 initial inport simont 7738d 06h /8051/trunk/bench/
96 initial import simont 7738d 06h /8051/trunk/bench/
84 remove wb_bus_mon simont 7817d 03h /8051/trunk/bench/
74 add module oc8051_wb_iinterface simont 7894d 01h /8051/trunk/bench/
68 add instruction cache and DELAY parameters for external ram, rom simont 7898d 04h /8051/trunk/bench/
59 add external rom simont 7904d 22h /8051/trunk/bench/
46 prepared header simont 7922d 00h /8051/trunk/bench/
37 added signals ack, stb and cyc simont 7949d 02h /8051/trunk/bench/
4 Code repaired to satisfy the linter; testbech fails markom 7969d 06h /8051/trunk/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.