OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] - Rev 121

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 Change pc add value from 23'h to 16'h simont 7736d 01h /8051/trunk/rtl/verilog/
120 defines for pherypherals added simont 7736d 22h /8051/trunk/rtl/verilog/
119 remove signal sbuf_txd [12:11] simont 7737d 02h /8051/trunk/rtl/verilog/
118 change wr_sft to 2 bit wire. simont 7737d 19h /8051/trunk/rtl/verilog/
117 Register oc8051_sfr dato output, add signal wait_data. simont 7737d 19h /8051/trunk/rtl/verilog/
116 change sfr's interface. simont 7739d 20h /8051/trunk/rtl/verilog/
115 change uart to meet timing. simont 7739d 22h /8051/trunk/rtl/verilog/
114 remove t2mod register simont 7743d 01h /8051/trunk/rtl/verilog/
113 signal prsc_ow added. simont 7743d 01h /8051/trunk/rtl/verilog/
112 change timers to meet timing specifications (add divider with 12) simont 7743d 01h /8051/trunk/rtl/verilog/
110 change adr_i and adr_o length. simont 7743d 16h /8051/trunk/rtl/verilog/
109 add `include "oc8051_defines.v" simont 7743d 16h /8051/trunk/rtl/verilog/
108 fix some bugs, use oc8051_cache_ram. simont 7743d 16h /8051/trunk/rtl/verilog/
107 Include instruction cache. simont 7743d 16h /8051/trunk/rtl/verilog/
105 generic_dpram used simont 7744d 19h /8051/trunk/rtl/verilog/
104 use generic_dpram simont 7744d 19h /8051/trunk/rtl/verilog/
102 raname signals. simont 7744d 20h /8051/trunk/rtl/verilog/
95 updating... simont 7745d 00h /8051/trunk/rtl/verilog/
94 fix bug. simont 7745d 00h /8051/trunk/rtl/verilog/
93 OC8051_XILINX_RAM added simont 7745d 00h /8051/trunk/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.