OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 multiplier and divider changed so they complete in 4 cycles markom 7955d 08h /8051/trunk/rtl/verilog/
19 combinatorial loop removed simont 7956d 01h /8051/trunk/rtl/verilog/
17 fix some bugs simont 7959d 06h /8051/trunk/rtl/verilog/
16 inputs ram and op2 removed simont 7959d 06h /8051/trunk/rtl/verilog/
15 commbinatorial loop removed simont 7959d 06h /8051/trunk/rtl/verilog/
13 some bug fix simont 7960d 04h /8051/trunk/rtl/verilog/
12 des1_r in alu port list simont 7960d 04h /8051/trunk/rtl/verilog/
11 des2_r removed simont 7960d 04h /8051/trunk/rtl/verilog/
10 % replaced with ^ in uart; some minor improvements markom 7960d 10h /8051/trunk/rtl/verilog/
9 removed unused compare states markom 7962d 03h /8051/trunk/rtl/verilog/
8 some IDS optimizations markom 7962d 03h /8051/trunk/rtl/verilog/
7 immediate1 & immediate2 registers moved to oc8051_immediate_sel markom 7962d 05h /8051/trunk/rtl/verilog/
6 psw combinatorial loop removed markom 7962d 06h /8051/trunk/rtl/verilog/
5 more linter corrections; 2 tests still fail markom 7962d 07h /8051/trunk/rtl/verilog/
4 Code repaired to satisfy the linter; testbech fails markom 7962d 08h /8051/trunk/rtl/verilog/
2 Initial CVS import simont 7978d 06h /8051/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.