OpenCores
URL https://opencores.org/ocsvn/open_hitter/open_hitter/trunk

Subversion Repositories open_hitter

[/] [open_hitter/] - Rev 19

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
19 search_control is up for simulation (ghdl) - tidied extra testbenches stvhawes 3274d 19h /open_hitter/
18 search_control is up for simulation (ghdl) stvhawes 3274d 19h /open_hitter/
17 persistent bug: search_control_wrapper.vhd:230:21:@36us:(assertion error): search_control_wrapper: test: 3 bad id stvhawes 3280d 06h /open_hitter/
16 minor fixes to search_control test bench stvhawes 3286d 17h /open_hitter/
15 adding in search_control and testbench stvhawes 3287d 21h /open_hitter/
14 search_item_wrapper bench debugged stvhawes 3293d 18h /open_hitter/
13 test bench for search_item stvhawes 3296d 22h /open_hitter/
12 wrapper test for search_item stvhawes 3302d 08h /open_hitter/
11 multiplex searh item added stvhawes 3303d 00h /open_hitter/
10 split source files to sime and rtl stvhawes 3316d 23h /open_hitter/
9 highlevel block diagram added stvhawes 3317d 20h /open_hitter/
8 sim sequence error fixed, so 20% success -> 100% success for unit test on fpga stvhawes 3317d 22h /open_hitter/
7 split clock/byte_ready and fix logic stvhawes 3322d 16h /open_hitter/
6 fixing synthesizable stvhawes 3324d 00h /open_hitter/
5 fixing synthesizable stvhawes 3324d 05h /open_hitter/
4 developing ideas around unit test / fpga verification stvhawes 3324d 17h /open_hitter/
3 developing ideas around unit test / fpga verification stvhawes 3324d 17h /open_hitter/
2 initial sources, wrappers for regression test harness stvhawes 3335d 19h /open_hitter/
1 The project and the structure was created root 3337d 14h /open_hitter/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.