OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [trunk/] [rtl/] [verilog/] - Rev 73

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 major bug in 32-bit mode that prevented register access fixed. gorban 8158d 06h /uart16550/trunk/rtl/verilog/
71 Removed confusing comment gorban 8183d 02h /uart16550/trunk/rtl/verilog/
70 tf_pop was too wide. Now it is only 1 clk cycle width. mohor 8188d 11h /uart16550/trunk/rtl/verilog/
69 More than one character was stored in case of break. End of the break
was not detected correctly.
mohor 8197d 02h /uart16550/trunk/rtl/verilog/
68 lsr[7] was not showing overrun errors. mohor 8200d 09h /uart16550/trunk/rtl/verilog/
67 Missing declaration of rf_push_q fixed. mohor 8207d 09h /uart16550/trunk/rtl/verilog/
66 rx push changed to be only one cycle wide. mohor 8207d 09h /uart16550/trunk/rtl/verilog/
65 Warnings fixed (unused signals removed). mohor 8208d 14h /uart16550/trunk/rtl/verilog/
64 Warnings cleared. mohor 8208d 14h /uart16550/trunk/rtl/verilog/
63 Synplicity was having troubles with the comment. mohor 8208d 15h /uart16550/trunk/rtl/verilog/
62 Bug that was entered in the last update fixed (rx state machine). mohor 8209d 14h /uart16550/trunk/rtl/verilog/
61 overrun signal was moved to separate block because many sequential lsr
reads were preventing data from being written to rx fifo.
underrun signal was not used and was removed from the project.
mohor 8210d 08h /uart16550/trunk/rtl/verilog/
60 Things related to msr register changed. After THRE IRQ occurs, and one
character is written to the transmit fifo, the detection of the THRE bit in the
LSR is delayed for one character time.
mohor 8210d 12h /uart16550/trunk/rtl/verilog/
59 MSR register fixed. mohor 8213d 09h /uart16550/trunk/rtl/verilog/
58 After reset modem status register MSR should be reset. mohor 8213d 12h /uart16550/trunk/rtl/verilog/
57 timeout irq must be set regardless of the rda irq (rda irq does not reset the
timeout counter).
mohor 8214d 12h /uart16550/trunk/rtl/verilog/
56 thre irq should be cleared only when being source of interrupt. mohor 8214d 12h /uart16550/trunk/rtl/verilog/
55 some synthesis bugs fixed gorban 8215d 00h /uart16550/trunk/rtl/verilog/
54 LSR status bit 0 was not cleared correctly in case of reseting the FCR (rx fifo). mohor 8215d 13h /uart16550/trunk/rtl/verilog/
53 Scratch register define added. mohor 8216d 14h /uart16550/trunk/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.