OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 UART16750: Check only half of the stop bit in the receiver to resume faster to the IDLE state hasw 5546d 01h /uart16750/trunk/
17 New directory structure. root 5562d 11h /uart16750/trunk/
16 UART16750: Added example project hasw 5582d 22h /trunk/
15 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5592d 01h /trunk/
14 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5593d 03h /trunk/
13 UART16750: Added automatic flow control hasw 5606d 03h /trunk/
12 UART16750: Updated stimuli script with automatic flow control tests hasw 5606d 04h /trunk/
11 UART16750: Removed dependency from std_logic_unsigned hasw 5606d 04h /trunk/
10 UART16750: Removed dependency from std_logic_unsigned hasw 5606d 04h /trunk/
9 Registered control line outputs hasw 5615d 06h /trunk/
8 Make memory read in generic FIFO model synchronous for optimized used with XST hasw 5615d 06h /trunk/
7 Removed async. reset of FIFO memory cells for optimized usage of default FIFO model with XST hasw 5616d 10h /trunk/
6 THR empty interrupt register connected to RST hasw 5616d 11h /trunk/
5 Removed old component hasw 5617d 05h /trunk/
4 Removed swap file hasw 5617d 06h /trunk/
2 Imported sources hasw 5617d 06h /trunk/
1 Standard project directories initialized by cvs2svn. 5617d 06h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.