OpenCores
URL https://opencores.org/ocsvn/v586/v586/trunk

Subversion Repositories v586

[/] [v586/] [trunk/] - Rev 117

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
117 reset polarity in mig_b.prj for ddr2 was wrong , should be high ultro 2834d 23h /v586/trunk/
116 fix path of the axi rom module ultro 2848d 18h /v586/trunk/
115 update for synth slack ultro 2849d 12h /v586/trunk/
114 update cosmetic ultro 2849d 13h /v586/trunk/
113 updates to take acu appart ultro 2849d 13h /v586/trunk/
112 Added the prj missing files ultro 2853d 02h /v586/trunk/
111 added comment ultro 2869d 12h /v586/trunk/
110 updated MCS files to be downloaded to nexys4 DDR ultro 2869d 12h /v586/trunk/
109 update for nexys 4 ddr ultro 2869d 12h /v586/trunk/
108 update xdc for nexys 4 ddr ultro 2869d 12h /v586/trunk/
107 crossbar update ultro 2869d 12h /v586/trunk/
106 update core netlist ultro 2869d 12h /v586/trunk/
105 migration nexys ddr ultro 2869d 14h /v586/trunk/
104 iadd rstgen and clk wiard for ddr nexys4 TOP ultro 2876d 14h /v586/trunk/
103 commit top for 128mbyte nexys4 ddr version ultro 2886d 03h /v586/trunk/
102 committed 128mbytes boot code for nexys4 ddr ultro 2886d 03h /v586/trunk/
101 add ddr interface mig7 xilinx xci ip ultro 2886d 17h /v586/trunk/
100 add crossbar for nexys4 ddr with 128megabyte ram window ultro 2886d 17h /v586/trunk/
99 remove phy_intn from xdc constraints as it is not used inside design wi th etherlite. ultro 2928d 02h /v586/trunk/
98 update tbench and add mii to rmii converter ip from xilinx ultro 2928d 11h /v586/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.