OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2464d 12h /
19 Add A20 address line ndumitrache 3685d 09h /
18 nicer code ndumitrache 3988d 03h /
17 fixed OV/CY flags for IMUL ndumitrache 3996d 10h /
16 fixed OV/CY flags for IMUL ndumitrache 3996d 13h /
15 doc fix ndumitrache 4010d 04h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4038d 02h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4046d 13h /
12 fix IDIV when Q=0 ndumitrache 4081d 06h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4088d 13h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4125d 06h /
9 fixed DAA,DAS bug ndumitrache 4143d 08h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4187d 07h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4411d 14h /
6 updated CMPS/SCAS timing ndumitrache 4411d 14h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4411d 14h /
4 comment fix ndumitrache 4426d 15h /
3 updated comments ndumitrache 4476d 14h /
2 v1.0 ndumitrache 4477d 06h /
1 The project and the structure was created root 4477d 12h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.