OpenCores
URL https://opencores.org/ocsvn/spi/spi/trunk

Subversion Repositories spi

[/] [spi/] [trunk/] [rtl/] [verilog/] [spi_defines.v] - Rev 27

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 New directory structure. root 5570d 17h /spi/trunk/rtl/verilog/spi_defines.v
25 CTRL register bit fields changed, VATS testing support added. simons 7391d 08h /spi/trunk/rtl/verilog/spi_defines.v
17 Define mess fixed. simons 7646d 12h /spi/trunk/rtl/verilog/spi_defines.v
15 Defines set in order. simons 7646d 16h /spi/trunk/rtl/verilog/spi_defines.v
13 8-bit WB access enabled. simons 7647d 09h /spi/trunk/rtl/verilog/spi_defines.v
9 Support for 128 bits character length added. Zero value divider bug fixed. simons 7726d 09h /spi/trunk/rtl/verilog/spi_defines.v
8 Automatic slave select signal generation added. simons 7746d 10h /spi/trunk/rtl/verilog/spi_defines.v
7 Support for 64 bit caharacter len added. simons 7834d 23h /spi/trunk/rtl/verilog/spi_defines.v
2 Initial import simons 8033d 11h /spi/trunk/rtl/verilog/spi_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.