OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_9/] - Rev 158

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 root 5544d 23h /dbg_interface/tags/rel_9/
72 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7512d 10h /tags/rel_9/
71 Mbist support added. simons 7512d 10h /trunk/
70 A pdf copy of existing doc document. simons 7519d 11h /trunk/
69 WBCNTL added, multiple CPU support described. simons 7540d 01h /trunk/
67 Lower two address lines must be always zero. simons 7545d 05h /trunk/
65 WB_CNTL register added, some syncronization fixes. simons 7546d 05h /trunk/
63 Three more chains added for cpu debug access. simons 7566d 05h /trunk/
61 Lapsus fixed. simons 7594d 05h /trunk/
59 Reset value for riscsel register set to 1. simons 7594d 06h /trunk/
57 Multiple cpu support added. simons 7594d 07h /trunk/
56 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7861d 03h /trunk/
55 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7861d 03h /trunk/
53 Trst active high. Inverted on higher layer. mohor 7861d 05h /trunk/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7861d 05h /trunk/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7888d 17h /trunk/
50 Revision 1.5 of the document ready. WISHBONE Scan Chain changed. mohor 7888d 17h /trunk/
47 mon_cntl_o signals that controls monitor mux added. mohor 8044d 05h /trunk/
46 Asynchronous reset used instead of synchronous. mohor 8052d 11h /trunk/
45 tdo_padoen_o changed to tdo_padoe_o. Signal is active high. mohor 8059d 06h /trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.