OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2419d 11h /
19 Add A20 address line ndumitrache 3640d 08h /
18 nicer code ndumitrache 3943d 03h /
17 fixed OV/CY flags for IMUL ndumitrache 3951d 09h /
16 fixed OV/CY flags for IMUL ndumitrache 3951d 12h /
15 doc fix ndumitrache 3965d 03h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 3993d 02h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4001d 12h /
12 fix IDIV when Q=0 ndumitrache 4036d 05h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4043d 12h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4080d 05h /
9 fixed DAA,DAS bug ndumitrache 4098d 07h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4142d 07h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4366d 13h /
6 updated CMPS/SCAS timing ndumitrache 4366d 13h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4366d 14h /
4 comment fix ndumitrache 4381d 15h /
3 updated comments ndumitrache 4431d 13h /
2 v1.0 ndumitrache 4432d 06h /
1 The project and the structure was created root 4432d 12h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.