OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2440d 07h /
19 Add A20 address line ndumitrache 3661d 04h /
18 nicer code ndumitrache 3963d 22h /
17 fixed OV/CY flags for IMUL ndumitrache 3972d 05h /
16 fixed OV/CY flags for IMUL ndumitrache 3972d 08h /
15 doc fix ndumitrache 3985d 23h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4013d 21h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4022d 08h /
12 fix IDIV when Q=0 ndumitrache 4057d 01h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4064d 08h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4101d 01h /
9 fixed DAA,DAS bug ndumitrache 4119d 03h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4163d 02h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4387d 09h /
6 updated CMPS/SCAS timing ndumitrache 4387d 09h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4387d 09h /
4 comment fix ndumitrache 4402d 10h /
3 updated comments ndumitrache 4452d 09h /
2 v1.0 ndumitrache 4453d 01h /
1 The project and the structure was created root 4453d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.