OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 646

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
646 Support ORSoC FT4232 board by using second JTAG; should make a command line option. yannv 4630d 04h /openrisc/
645 or1200: Specification document source now in asciidoc format. ODT and MS Word format documents deprecated, PDF regenerated julius 4644d 17h /openrisc/
644 or1200: the infamous l.rfe fix, and bug fix for when multiply is disabled julius 4644d 18h /openrisc/
643 or1200: new ALU comparision implementation option, TLB invalidate register indicated as not present, multiply overflow detection bug fix julius 4644d 18h /openrisc/
642 or1200: add carry, overflow bits, and range exception julius 4644d 19h /openrisc/
641 or1200: fix serial multiply/divide bug julius 4644d 19h /openrisc/
640 or1200: add l.ext instructions, fix a MAC bug julius 4644d 19h /openrisc/
639 or1200: or1200_dpram.v change task set_gpr to function julius 4644d 19h /openrisc/
638 orpsoc: xilinx: use XILINX env variable

instead of rely on custom environment variables,
use the XILINX variable and instruct the user how to
source the scripts that set it.

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4648d 10h /openrisc/
637 porint parallel port(gpio) management task filepang 4650d 23h /openrisc/
636 porting serial port management task, interrupt hander filepang 4650d 23h /openrisc/
635 Patch for http://bugzilla.opencores.org/show_bug.cgi?id=69.

* config/or32/linux-elf.h <TARGET_OS_CPP_BUILTINS>: Defined, based
on LINUX_TARGET_OS_CPP_BUILTINS copied from linux.h.
jeremybennett 4652d 03h /openrisc/
634 orpsoc: atlys: autoregenerate coregen cores

Instead of keeping binary .ngc files of the coregen
generated cores, use coregen to generate them from the .xco
and .cgp file
stekern 4653d 10h /openrisc/
633 orpsoc: add Digilent Atlys spartan6 board README

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
632 orpsoc: add Digilent Atlys spartan6 board sw include file

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
631 orpsoc: add Digilent Atlys spartan6 board testbench

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
630 orpsoc: add Digilent Atlys spartan6 board backend

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
629 orpsoc: add Digilent Atlys spartan6 board or1ksim configuration

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
628 orpsoc: add Digilent Atlys spartan6 board Makefiles

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/
627 orpsoc: add Digilent Atlys spartan6 board rtl

Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
stekern 4653d 10h /openrisc/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.