OpenCores
URL https://opencores.org/ocsvn/pcie_ds_dma/pcie_ds_dma/trunk

Subversion Repositories pcie_ds_dma

[/] [pcie_ds_dma/] [trunk/] [core/] - Rev 53

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
53 fixes #67 - correction ctrl_ram_cmd.vhd for Spartan6 (is_dsp48=0) dsmv 2989d 22h /pcie_ds_dma/trunk/core/
50 ac701_a200t_core - correct dsmv 3166d 04h /pcie_ds_dma/trunk/core/
49 Обновление IP Core - ISE 14.7 dsmv 3710d 07h /pcie_ds_dma/trunk/core/
48 Обновление IP Core dsmv 3716d 09h /pcie_ds_dma/trunk/core/
47 Add files to ac701_a200t_core. No simulated. dsmv 3738d 02h /pcie_ds_dma/trunk/core/
46 work on the project ac701_a200t_core dsmv 3739d 02h /pcie_ds_dma/trunk/core/
42 add coregen_s6 - components for Spartan 6 dsmv 3932d 03h /pcie_ds_dma/trunk/core/
40 set wb_clk to 32 MHz dsmv 3938d 03h /pcie_ds_dma/trunk/core/
38 sp605_lx45t_wishbone - correct reset, block_test_check, block_test_generate dsmv 3945d 01h /pcie_ds_dma/trunk/core/
32 Set 125 MHz for wishbone bus. Data transfered from TEST_GEN to computer without errors. dsmv 3970d 01h /pcie_ds_dma/trunk/core/
29 Correct dmar, rst for wb_test; Add STATUS register. dsmv 3977d 04h /pcie_ds_dma/trunk/core/
22 correct wishbone_test_en.htm dsmv 4019d 05h /pcie_ds_dma/trunk/core/
18 read block_id - ok dsmv 4019d 23h /pcie_ds_dma/trunk/core/
17 ambpex5_sx50t_wishbone - simulation is ok dsmv 4041d 01h /pcie_ds_dma/trunk/core/
13 correct wishbone_test_en.htm dsmv 4047d 03h /pcie_ds_dma/trunk/core/
12 Add description of project wishbone dsmv 4047d 03h /pcie_ds_dma/trunk/core/
11 fixed cpl_byte_count in core64_tx_engine_m4.vhd dsmv 4049d 06h /pcie_ds_dma/trunk/core/
2 add files from project DS_DMA on ds-dev.ru dsmv 4293d 11h /pcie_ds_dma/trunk/core/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.