OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [tags/] [asyst_2/] [rtl/] - Rev 106

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
106 New directory structure. root 5561d 12h /uart16550/tags/asyst_2/rtl/
76 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 8137d 05h /uart16550/tags/asyst_2/rtl/
75 Endian define added. Big Byte Endian is selected by default. mohor 8137d 05h /uart16550/tags/asyst_2/rtl/
74 tf_overrun signal was disabled since it was not used gorban 8142d 06h /uart16550/tags/asyst_2/rtl/
73 major bug in 32-bit mode that prevented register access fixed. gorban 8149d 06h /uart16550/tags/asyst_2/rtl/
71 Removed confusing comment gorban 8174d 02h /uart16550/tags/asyst_2/rtl/
70 tf_pop was too wide. Now it is only 1 clk cycle width. mohor 8179d 10h /uart16550/tags/asyst_2/rtl/
69 More than one character was stored in case of break. End of the break
was not detected correctly.
mohor 8188d 01h /uart16550/tags/asyst_2/rtl/
68 lsr[7] was not showing overrun errors. mohor 8191d 09h /uart16550/tags/asyst_2/rtl/
67 Missing declaration of rf_push_q fixed. mohor 8198d 09h /uart16550/tags/asyst_2/rtl/
66 rx push changed to be only one cycle wide. mohor 8198d 09h /uart16550/tags/asyst_2/rtl/
65 Warnings fixed (unused signals removed). mohor 8199d 13h /uart16550/tags/asyst_2/rtl/
64 Warnings cleared. mohor 8199d 14h /uart16550/tags/asyst_2/rtl/
63 Synplicity was having troubles with the comment. mohor 8199d 14h /uart16550/tags/asyst_2/rtl/
62 Bug that was entered in the last update fixed (rx state machine). mohor 8200d 13h /uart16550/tags/asyst_2/rtl/
61 overrun signal was moved to separate block because many sequential lsr
reads were preventing data from being written to rx fifo.
underrun signal was not used and was removed from the project.
mohor 8201d 07h /uart16550/tags/asyst_2/rtl/
60 Things related to msr register changed. After THRE IRQ occurs, and one
character is written to the transmit fifo, the detection of the THRE bit in the
LSR is delayed for one character time.
mohor 8201d 12h /uart16550/tags/asyst_2/rtl/
59 MSR register fixed. mohor 8204d 09h /uart16550/tags/asyst_2/rtl/
58 After reset modem status register MSR should be reset. mohor 8204d 12h /uart16550/tags/asyst_2/rtl/
57 timeout irq must be set regardless of the rda irq (rda irq does not reset the
timeout counter).
mohor 8205d 11h /uart16550/tags/asyst_2/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.