OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [tags/] [rel_2/] [bench/] [verilog/] - Rev 106

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
106 New directory structure. root 5561d 13h /uart16550/tags/rel_2/bench/verilog/
97 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7370d 19h /uart16550/tags/rel_2/bench/verilog/
94 Testbench with complete selfchecking. BUG is that THRE status is set at the end of last sent bit when TX FIFO is empty instead when only TX FIFO gets empty. This causes testcases not to finish. tadejm 7370d 19h /uart16550/tags/rel_2/bench/verilog/
93 Testbench with complete selfchecking. BUG is that THRE status is set at the end of last sent bit when TX FIFO is empty instead when only TX FIFO gets empty. This causes testcases not to finish. tadejm 7370d 20h /uart16550/tags/rel_2/bench/verilog/
91 Removed files due to new complete testbench. tadejm 7485d 04h /uart16550/tags/rel_2/bench/verilog/
86 restored include for uart_defines.v in uart_test.v gorban 7930d 11h /uart16550/tags/rel_2/bench/verilog/
83 Reverted to include uart_defines.v file in other files again. gorban 7977d 02h /uart16550/tags/rel_2/bench/verilog/
72 UART PHY added. Files are fully operational, working on HW. mohor 8162d 15h /uart16550/tags/rel_2/bench/verilog/
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8215d 02h /uart16550/tags/rel_2/bench/verilog/
38 small update to test interrupts gorban 8241d 05h /uart16550/tags/rel_2/bench/verilog/
14 gorban 8328d 07h /uart16550/tags/rel_2/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.