OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] - Rev 76

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
56 thre irq should be cleared only when being source of interrupt. mohor 8205d 12h /
55 some synthesis bugs fixed gorban 8206d 00h /
54 LSR status bit 0 was not cleared correctly in case of reseting the FCR (rx fifo). mohor 8206d 13h /
53 Scratch register define added. mohor 8207d 13h /
52 Scratch register added gorban 8208d 02h /
51 Igor fixed break condition bugs gorban 8208d 02h /
50 Bug in LSR[0] is fixed.
All WISHBONE signals are now sampled, so another wait-state is introduced on all transfers.
gorban 8212d 07h /
49 committed the debug interface file gorban 8214d 01h /
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8215d 00h /
47 Fixed: timeout and break didn't pay attention to current data format when counting time gorban 8220d 02h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.