OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] - Rev 77

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
57 timeout irq must be set regardless of the rda irq (rda irq does not reset the
timeout counter).
mohor 8194d 01h /
56 thre irq should be cleared only when being source of interrupt. mohor 8194d 02h /
55 some synthesis bugs fixed gorban 8194d 13h /
54 LSR status bit 0 was not cleared correctly in case of reseting the FCR (rx fifo). mohor 8195d 03h /
53 Scratch register define added. mohor 8196d 03h /
52 Scratch register added gorban 8196d 16h /
51 Igor fixed break condition bugs gorban 8196d 16h /
50 Bug in LSR[0] is fixed.
All WISHBONE signals are now sampled, so another wait-state is introduced on all transfers.
gorban 8200d 21h /
49 committed the debug interface file gorban 8202d 14h /
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8203d 14h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.