OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] - Rev 29

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
29 Adding parameter for max frame size antanguay 4137d 19h /
28 Adding parameter for max frame size antanguay 4137d 19h /
27 Fix octets stats on barrel shift transitions antanguay 4186d 19h /
26 Fix packet count antanguay 4192d 19h /
25 Timing improvements, reduced FIFO size from 1024 to 512 antanguay 4192d 20h /
24 Use FIFO's for statistics clock domain crossing antanguay 4192d 22h /
23 Adding basic packet stats antanguay 4193d 04h /
22 Added prototype system verilog testbench antanguay 4195d 01h /
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4195d 01h /
20 Updates for Xilinx synthesis antanguay 4484d 19h /
19 Updates for 32/64 bit systems antanguay 4659d 20h /
18 Updates for linux 32-bit antanguay 4660d 17h /
17 Fixed deprecated SystemC warnings antanguay 4663d 01h /
16 Rename tb_xge_mac.v to sv extension to fix issue with newer Modelsim antanguay 4663d 07h /
15 Updated for Verilator 3.813 antanguay 4682d 08h /
14 Change interface to big endian, added serdes examples to testbench antanguay 5271d 02h /
13 Change interface to big endian, added serdes examples to testbench antanguay 5271d 03h /
12 Change interface to big endian, added serdes examples to testbench antanguay 5271d 03h /
11 Fixed clock crossing antanguay 5377d 00h /
10 Added details to spec antanguay 5474d 19h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.