OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] - Rev 117

Rev

Directory listing | View Log | Compare with Previous | RSS feed

Last modification

  • Rev 117, 2012-07-16 22:12:35 GMT
  • Author: jt_eaton
  • Log message:
    added yellow pages tools
Path
/socgen/trunk/Makefile
/socgen/trunk/projects/opencores.org/Busdefs/ip/clock/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/enable/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/ext_bus/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/jtag/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/micro_bus/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/or1k/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/pad/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/ps2/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/reset/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/uart/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/vga/ip-xact
/socgen/trunk/projects/opencores.org/Busdefs/ip/wishbone/ip-xact
/socgen/trunk/projects/opencores.org/cde/ip/cde_clock/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_divider/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_fifo/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_jtag/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_jtag/rtl/xml/cde_jtag_def.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_jtag/sim/xml/cde_jtag_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_lifo/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/rtl/xml/cde_mult_asic.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/rtl/xml/cde_mult_generic.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/rtl/xml/cde_mult_ord_r4.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/rtl/xml/cde_mult_serial.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/sim/xml/cde_mult_asic_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/sim/xml/cde_mult_generic_64_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/sim/xml/cde_mult_generic_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/sim/xml/cde_mult_ord_r4_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_mult/sim/xml/cde_mult_serial_tb.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_pad/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_prescale/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_reset/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_serial/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_sram/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/cde/ip/cde_sync/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_core.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_def.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_default.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_io_irq_2.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_io_poll_2.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_irq_2_test.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_kim_2.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/rtl/xml/Nexys2_T6502_tim_2.xml
/socgen/trunk/projects/opencores.org/fpgas/ip/Nexys2_T6502/sim/xml/Nexys2_T6502_tb.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_mrisc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_mrisc/rtl/xml/Basys_mrisc_def.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_mrisc/rtl/xml/Basys_mrisc_default.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_mrisc/rtl/xml/Basys_mrisc_loop.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_mrisc/sim/xml/Basys_mrisc_tb.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_soc_mrisc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_soc_mrisc/rtl/xml/Basys_soc_mrisc_io_mouse.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_soc_mrisc/rtl/xml/Basys_soc_mrisc_io_mouse_default.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_soc_mrisc/rtl/xml/Basys_soc_mrisc_io_mouse_mouse.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Basys_soc_mrisc/sim/xml/Basys_soc_mrisc_io_mouse_tb.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Nexys2_soc_mrisc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Nexys2_soc_mrisc/rtl/xml/Nexys2_soc_mrisc_io_mouse.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Nexys2_soc_mrisc/rtl/xml/Nexys2_soc_mrisc_io_mouse_default.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Nexys2_soc_mrisc/rtl/xml/Nexys2_soc_mrisc_io_mouse_mouse.xml
/socgen/trunk/projects/opencores.org/fpga_mrisc/ip/Nexys2_soc_mrisc/sim/xml/Nexys2_soc_mrisc_io_mouse_tb.xml
/socgen/trunk/projects/opencores.org/fpga_or1200/ip/Nexys2_minsoc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/fpga_or1200/ip/Nexys2_minsoc/rtl/xml/Nexys2_minsoc_def.xml
/socgen/trunk/projects/opencores.org/fpga_or1200/ip/Nexys2_minsoc/rtl/xml/Nexys2_minsoc_default.xml
/socgen/trunk/projects/opencores.org/fpga_or1200/ip/Nexys2_minsoc/rtl/xml/Nexys2_minsoc_uart.xml
/socgen/trunk/projects/opencores.org/fpga_or1200/ip/Nexys2_minsoc/sim/xml/Nexys2_minsoc_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ext_mem_interface/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ext_mem_interface/rtl/xml/io_ext_mem_interface_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ext_mem_interface/sim/xml/io_ext_mem_interface_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_gpio/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_gpio/rtl/xml/io_gpio_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_gpio/sim/xml/io_gpio_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/rtl/xml/io_module_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/rtl/xml/io_module_gpio.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/rtl/xml/io_module_mouse.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/sim/xml/io_module_gpio_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/sim/xml/io_module_mouse_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_module/sim/xml/io_module_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_pic/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_pic/rtl/xml/io_pic_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_pic/sim/xml/io_pic_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ps2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ps2/rtl/xml/io_ps2_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ps2/rtl/xml/io_ps2_mouse.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ps2/sim/xml/io_ps2_mouse_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_ps2/sim/xml/io_ps2_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_timer/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_timer/rtl/xml/io_timer_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_timer/sim/xml/io_timer_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/rtl/xml/io_uart_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/rtl/xml/io_uart_rx.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/rtl/xml/io_uart_rxtx.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/rtl/xml/io_uart_tx.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/sim/xml/io_uart_rxtx_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/sim/xml/io_uart_rx_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/sim/xml/io_uart_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_uart/sim/xml/io_uart_tx_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_utimer/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_utimer/rtl/xml/io_utimer_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_utimer/sim/xml/io_utimer_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vga/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vga/rtl/xml/io_vga_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vga/sim/xml/io_vga_tb.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vic/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vic/rtl/xml/io_vic_def.xml
/socgen/trunk/projects/opencores.org/io/ip/io_vic/sim/xml/io_vic_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/disp_io/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/disp_io/rtl/xml/disp_io_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/disp_io/sim/xml/disp_io_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/flash_memcontrl/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/flash_memcontrl/rtl/xml/flash_memcontrl_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/flash_memcontrl/sim/xml/flash_memcontrl_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/rtl/xml/micro_bus_byte.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/rtl/xml/micro_bus_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/rtl/xml/micro_bus_exp5.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/rtl/xml/micro_bus_exp6.xml
/socgen/trunk/projects/opencores.org/logic/ip/micro_bus/rtl/xml/micro_bus_exp9.xml
/socgen/trunk/projects/opencores.org/logic/ip/ps2_interface/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/ps2_interface/rtl/xml/ps2_interface_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/ps2_interface/sim/xml/ps2_interface_mouse_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/ps2_interface/sim/xml/ps2_interface_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/serial_rcvr/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/serial_rcvr/rtl/xml/serial_rcvr_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/serial_rcvr/rtl/xml/serial_rcvr_fifo.xml
/socgen/trunk/projects/opencores.org/logic/ip/serial_rcvr/sim/xml/serial_rcvr_fifo_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/serial_rcvr/sim/xml/serial_rcvr_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/rtl/xml/uart_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/rtl/xml/uart_rx.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/rtl/xml/uart_rxtx.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/rtl/xml/uart_tx.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/sim/xml/uart_rxtx_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/sim/xml/uart_rx_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/sim/xml/uart_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/uart/sim/xml/uart_tx_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/usb_epp/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/usb_epp/rtl/xml/usb_epp_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/usb_epp/sim/xml/usb_epp_tb.xml
/socgen/trunk/projects/opencores.org/logic/ip/vga_char_ctrl/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/logic/ip/vga_char_ctrl/rtl/xml/vga_char_ctrl_def.xml
/socgen/trunk/projects/opencores.org/logic/ip/vga_char_ctrl/sim/xml/vga_char_ctrl_tb.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502/rtl/xml/T6502_def.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502/sim/xml/T6502_tb.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu/rtl/xml/T6502_cpu_def.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu/sim/xml/T6502_cpu_tb.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu_alu_logic/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu_alu_logic/rtl/xml/T6502_cpu_alu_logic_def.xml
/socgen/trunk/projects/opencores.org/Mos6502/ip/T6502_cpu_alu_logic/sim/xml/T6502_cpu_alu_logic_tb.xml
/socgen/trunk/projects/opencores.org/or1k/bin/compile
/socgen/trunk/projects/opencores.org/or1k/bin/Makefile.or32
/socgen/trunk/projects/opencores.org/or1k/doc/pdf/journal.pdf
/socgen/trunk/projects/opencores.org/or1k/doc/src/journal.html
/socgen/trunk/projects/opencores.org/or1k/ip/or1200/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200/rtl/xml/or1200_clkgen.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200/rtl/xml/or1200_dbg.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200/sim/xml/or1200_dbg_tb.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cache/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cache/rtl/xml/or1200_cache_data.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cache/rtl/xml/or1200_cache_inst.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_alu.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_boot.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_cfgr.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_ctrl.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_dbg.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_du.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_except.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_freeze.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_genpc.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_if.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_lsu.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_operandmuxes.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_rf.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_sprs.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_spr_mux.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_cpu/rtl/xml/or1200_cpu_wbmux.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_fpu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_fpu/rtl/xml/or1200_fpu_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mmu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mmu/rtl/xml/or1200_mmu_data.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mmu/rtl/xml/or1200_mmu_inst.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mult_mac/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mult_mac/rtl/verilog/defines.asic
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mult_mac/rtl/verilog/or1200_amultp2_32x32.v
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mult_mac/rtl/xml/or1200_mult_mac_asic.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_mult_mac/rtl/xml/or1200_mult_mac_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_pic/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_pic/rtl/xml/or1200_pic_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_pm/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_pm/rtl/xml/or1200_pm_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_qmem/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_qmem/rtl/xml/or1200_qmem_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_sb/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_sb/rtl/xml/or1200_sb_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_tt/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_tt/rtl/xml/or1200_tt_def.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_wb_biu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/or1k/ip/or1200_wb_biu/rtl/xml/or1200_wb_biu_def.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/adv_dbg_if/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/adv_dbg_if/rtl/xml/adv_dbg_if_wb_cpu.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/clkgen/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/clkgen/rtl/xml/clkgen_def.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/dbg_if/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/dbg_if/rtl/xml/dbg_if_wb_cpu.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/xml/generic_orpsocv2_ra_ti_ua.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/xml/generic_orpsocv2_ra_ti_ua_tb.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/jtag/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/jtag/rtl/xml/jtag_tap.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/Nexys2_orpsocv2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/Nexys2_orpsocv2/rtl/xml/Nexys2_orpsocv2_default.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/Nexys2_orpsocv2/sim/xml/Nexys2_orpsocv2_tb.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/xml/orpsocv2_ra_ti_ua.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/xml/orpsocv2_ra_ti_ua_tb.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc/rtl/xml/mrisc_def.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc/sim/xml/mrisc_tb.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc_cpu/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc_cpu/rtl/xml/mrisc_cpu_def.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc_cpu/sim/xml/mrisc_cpu_io_tb.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/mrisc_cpu/sim/xml/mrisc_cpu_tb.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/soc_mrisc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/soc_mrisc/rtl/xml/soc_mrisc_io.xml
/socgen/trunk/projects/opencores.org/pic_micro/ip/soc_mrisc/sim/xml/soc_mrisc_io_tb.xml
/socgen/trunk/projects/opencores.org/targets/ip/Basys/ip-xact
/socgen/trunk/projects/opencores.org/targets/ip/Nexys2/ip-xact
/socgen/trunk/projects/opencores.org/Testbench/ip/clock_gen/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/io_probe/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/io_probe/rtl/xml/io_probe_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/io_probe/rtl/xml/io_probe_in.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/jtag_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/jtag_model/rtl/xml/jtag_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/micro_bus16_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/micro_bus16_model/rtl/xml/micro_bus16_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/micro_bus_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/micro_bus_model/rtl/xml/micro_bus_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/mt45w8mw12/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/mt45w8mw12/rtl/xml/mt45w8mw12_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/or1200_dbg_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/or1200_dbg_model/rtl/xml/or1200_dbg_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/ps2_host/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/ps2_host/rtl/xml/ps2_host_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/ps2_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/ps2_model/rtl/xml/ps2_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/uart_host/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/uart_host/rtl/xml/uart_host_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/uart_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/uart_model/rtl/xml/uart_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/wb_master_model/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/wb_master_model/rtl/xml/wb_master_model_8bit.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/wb_master_model/rtl/xml/wb_master_model_def.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/wishbone_monitor/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/Testbench/ip/wishbone_monitor/rtl/xml/wishbone_monitor_def.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_memory/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_memory/rtl/xml/wb_memory_def.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_memory/sim/xml/wb_memory_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_ram/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_ram/rtl/xml/wb_ram_def.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_ram/sim/xml/wb_ram_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_traffic_cop/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_traffic_cop/rtl/xml/wb_traffic_cop_def.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_traffic_cop/sim/xml/wb_traffic_cop_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/rtl/xml/wb_uart16550_bus16_big.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/rtl/xml/wb_uart16550_bus16_lit.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/rtl/xml/wb_uart16550_bus32_big.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/rtl/xml/wb_uart16550_bus32_lit.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/rtl/xml/wb_uart16550_def.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/sim/xml/wb_uart16550_bus16_big_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/sim/xml/wb_uart16550_bus16_lit_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/sim/xml/wb_uart16550_bus32_big_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/sim/xml/wb_uart16550_bus32_lit_tb.xml
/socgen/trunk/projects/opencores.org/wishbone/ip/wb_uart16550/sim/xml/wb_uart16550_tb.xml
/socgen/trunk/projects/opencores.org/xfer/ip/adv_dbg_if/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/xfer/ip/adv_dbg_if/rtl/xml/adv_dbg_if_wb.xml
/socgen/trunk/projects/opencores.org/xfer/ip/adv_dbg_if/rtl/xml/adv_dbg_if_wb_cpu.xml
/socgen/trunk/projects/opencores.org/xfer/ip/adv_dbg_if/rtl/xml/adv_dbg_if_wb_cpu2_jsp.xml
/socgen/trunk/projects/opencores.org/xfer/ip/minsoc/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/xfer/ip/minsoc/rtl/xml/minsoc_def.xml
/socgen/trunk/projects/opencores.org/xfer/ip/minsoc/sim/xml/minsoc_tb.xml
/socgen/trunk/tools/bin/bin2abs
/socgen/trunk/tools/bin/bin2c
/socgen/trunk/tools/bin/bin2flimg
/socgen/trunk/tools/bin/bin2hex
/socgen/trunk/tools/bin/bin2srec
/socgen/trunk/tools/bin/bin2vmem
/socgen/trunk/tools/fizzim
/socgen/trunk/tools/fizzim/examples
/socgen/trunk/tools/fizzim/examples/5state_iloop.fzm
/socgen/trunk/tools/fizzim/examples/be_cmd.fzm
/socgen/trunk/tools/fizzim/examples/cliff.fzm
/socgen/trunk/tools/fizzim/examples/cliff_abort_stub.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_4state2bit_iloop.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_comments.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_default_is_x_noloopback.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_explicit_equations.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_final.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_implied_loopback.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_juststates.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_juststatesandtransitions.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_multipage.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_no_il_no_dfx.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_nsyncreset.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_onehot_pragma_null.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_onehot_pragma_onehot_mux.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_states_trans_atts.fzm
/socgen/trunk/tools/fizzim/examples/cliff_classic_states_trans_atts_outputvalues.fzm
/socgen/trunk/tools/fizzim/examples/cliff_counter.fzm
/socgen/trunk/tools/fizzim/examples/cliff_dscomb.fzm
/socgen/trunk/tools/fizzim/examples/cliff_forcestate_regdp.fzm
/socgen/trunk/tools/fizzim/examples/cliff_forcestate_regout.fzm
/socgen/trunk/tools/fizzim/examples/cliff_graycode.fzm
/socgen/trunk/tools/fizzim/examples/cliff_graycode_notpossible.fzm
/socgen/trunk/tools/fizzim/examples/cliff_insert_with_dollarsign.fzm
/socgen/trunk/tools/fizzim/examples/cliff_loopbackDLY.fzm
/socgen/trunk/tools/fizzim/examples/cliff_mealy.fzm
/socgen/trunk/tools/fizzim/examples/cliff_mealy_onstates.fzm
/socgen/trunk/tools/fizzim/examples/cliff_mealy_ontransition.fzm
/socgen/trunk/tools/fizzim/examples/cliff_mystateout.fzm
/socgen/trunk/tools/fizzim/examples/cliff_preread.fzm
/socgen/trunk/tools/fizzim/examples/cliff_priority.fzm
/socgen/trunk/tools/fizzim/examples/cliff_priority_step0.fzm
/socgen/trunk/tools/fizzim/examples/cliff_priority_step1.fzm
/socgen/trunk/tools/fizzim/examples/cliff_priority_step2.fzm
/socgen/trunk/tools/fizzim/examples/cliff_rdregdp.fzm
/socgen/trunk/tools/fizzim/examples/cliff_stateout.fzm
/socgen/trunk/tools/fizzim/examples/cliff_terse_example.fzm
/socgen/trunk/tools/fizzim/examples/cliff_ticdefine.fzm
/socgen/trunk/tools/fizzim/examples/comments.fzm
/socgen/trunk/tools/fizzim/examples/comments_nogray.fzm
/socgen/trunk/tools/fizzim/examples/flags.fzm
/socgen/trunk/tools/fizzim/examples/flags_multibit_capture.fzm
/socgen/trunk/tools/fizzim/examples/flags_onstate.fzm
/socgen/trunk/tools/fizzim/examples/flags_onstate_ontrans.fzm
/socgen/trunk/tools/fizzim/examples/flags_onstate_ontrans_count_to_5.fzm
/socgen/trunk/tools/fizzim/examples/force_state.fzm
/socgen/trunk/tools/fizzim/examples/fsm1a_ffo1.fzm
/socgen/trunk/tools/fizzim/examples/fsm1a_ffo1_nsyncreset.fzm
/socgen/trunk/tools/fizzim/examples/fsm1a_ffo1_oh.fzm
/socgen/trunk/tools/fizzim/examples/fsm1a_ffo1_psyncreset.fzm
/socgen/trunk/tools/fizzim/examples/mealy.fzm
/socgen/trunk/tools/fizzim/examples/mealy_newgui.fzm
/socgen/trunk/tools/fizzim/examples/multibit_dp.fzm
/socgen/trunk/tools/fizzim/examples/multibit_encoded.fzm
/socgen/trunk/tools/fizzim/examples/params.fzm
/socgen/trunk/tools/fizzim/examples/prep4.fzm
/socgen/trunk/tools/fizzim/examples/reg00test.fzm
/socgen/trunk/tools/fizzim/examples/splitline_equation.fzm
/socgen/trunk/tools/fizzim/examples/stateout_state.fzm
/socgen/trunk/tools/fizzim/examples/stateout_statex.fzm
/socgen/trunk/tools/fizzim/examples/suppress_outputs.fzm
/socgen/trunk/tools/fizzim/examples/test_defines.fzm
/socgen/trunk/tools/fizzim/examples/test_inserts.fzm
/socgen/trunk/tools/fizzim/examples/test_multibit.fzm
/socgen/trunk/tools/fizzim/examples/test_priority.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_errout_comb_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_errout_regd_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_errout_reg_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_forcekeep_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_gotoidle_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state2bit_intrans_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state_defx.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state_gotoidle_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state_gotoidle_iloop_forceonehot.fzm
/socgen/trunk/tools/fizzim/examples/unknown_4state_iloop.fzm
/socgen/trunk/tools/fizzim/examples/unknown_5state_defx.fzm
/socgen/trunk/tools/fizzim/examples/unknown_5state_iloop.fzm
/socgen/trunk/tools/fizzim/fizzim.pl
/socgen/trunk/tools/fizzim/fizzim_4.41.zip
/socgen/trunk/tools/fizzim/fizzim_errors.log
/socgen/trunk/tools/fizzim/fizzim_tutorial_092511.pdf
/socgen/trunk/tools/fizzim/fizzim_v11.09.25.jar
/socgen/trunk/tools/fizzim/README.txt
/socgen/trunk/tools/fizzim/xxx
/socgen/trunk/tools/generators
/socgen/trunk/tools/generators/gen_fizzim
/socgen/trunk/tools/generators/gen_header
/socgen/trunk/tools/generators/gen_registers
/socgen/trunk/tools/generators/gen_verilog
/socgen/trunk/tools/generators/gen_verilogLib
/socgen/trunk/tools/install/Ubuntu_12.04/Makefile
/socgen/trunk/tools/license
/socgen/trunk/tools/license/LICENSE-2.0.txt
/socgen/trunk/tools/sys/build_coverage
/socgen/trunk/tools/sys/build_fizzim
/socgen/trunk/tools/sys/build_geda
/socgen/trunk/tools/sys/build_generate
/socgen/trunk/tools/sys/build_header
/socgen/trunk/tools/sys/build_hw
/socgen/trunk/tools/sys/build_registers
/socgen/trunk/tools/sys/build_sim_filelists
/socgen/trunk/tools/sys/build_syn_filelists
/socgen/trunk/tools/sys/build_verilog
/socgen/trunk/tools/sys/build_verilogLibraryFile
/socgen/trunk/tools/sys/lib.pm
/socgen/trunk/tools/sys/soc_builder
/socgen/trunk/tools/sys/soc_document
/socgen/trunk/tools/sys/soc_generate
/socgen/trunk/tools/sys/soc_link_child
/socgen/trunk/tools/sys/workspace
/socgen/trunk/tools/yp
/socgen/trunk/tools/yp/create_hier_index
/socgen/trunk/tools/yp/create_yp
/socgen/trunk/tools/yp/hier_index.xml
/socgen/trunk/tools/yp/index.xml
/socgen/trunk/tools/yp/lib.pm

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.