OpenCores
URL https://opencores.org/ocsvn/2d_game_console/2d_game_console/trunk

Subversion Repositories 2d_game_console

[/] [2d_game_console/] [trunk/] [Processor_Quartus/] [db/] [altsyncram_jgr3.tdf] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 lucas.vbal
--altsyncram ADDRESS_ACLR_A="NONE" ADDRESS_ACLR_B="NONE" ADDRESS_REG_B="CLOCK1" BYTE_SIZE=8 BYTEENA_ACLR_B="NONE" BYTEENA_REG_B="CLOCK1" CBX_DECLARE_ALL_CONNECTED_PORTS="OFF" CLOCK_ENABLE_CORE_A="USE_INPUT_CLKEN" CLOCK_ENABLE_CORE_B="USE_INPUT_CLKEN" CLOCK_ENABLE_INPUT_A="BYPASS" CLOCK_ENABLE_INPUT_B="NORMAL" CLOCK_ENABLE_OUTPUT_A="BYPASS" CLOCK_ENABLE_OUTPUT_B="NORMAL" CYCLONEII_M4K_COMPATIBILITY="ON" DEVICE_FAMILY="Cyclone IV E" ECC_PIPELINE_STAGE_ENABLED="FALSE" ENABLE_ECC="FALSE" ENABLE_RUNTIME_MOD="NO" IMPLEMENT_IN_LES="OFF" INDATA_ACLR_B="NONE" INDATA_REG_B="CLOCK1" INIT_FILE="program.mif" INIT_FILE_LAYOUT="PORT_A" LOW_POWER_MODE="AUTO" MAXIMUM_DEPTH=0 NUMWORDS_A=65536 NUMWORDS_B=0 OPERATION_MODE="ROM" OUTDATA_ACLR_A="NONE" OUTDATA_ACLR_B="NONE" OUTDATA_REG_A="CLOCK0" OUTDATA_REG_B="UNREGISTERED" POWER_UP_UNINITIALIZED="FALSE" RAM_BLOCK_TYPE="AUTO" RDCONTROL_ACLR_B="NONE" RDCONTROL_REG_B="CLOCK1" READ_DURING_WRITE_MODE_MIXED_PORTS="DONT_CARE" read_during_write_mode_port_a="NEW_DATA_NO_NBE_READ" read_during_write_mode_port_b="NEW_DATA_NO_NBE_READ" stratixiv_m144k_allow_dual_clocks="ON" WIDTH_A=32 WIDTH_B=1 WIDTH_BYTEENA_A=1 WIDTH_BYTEENA_B=1 WIDTH_ECCSTATUS=3 WIDTHAD_A=16 WIDTHAD_B=1 WRCONTROL_ACLR_B="NONE" WRCONTROL_WRADDRESS_REG_B="CLOCK1" address_a clock0 q_a CARRY_CHAIN="MANUAL" CARRY_CHAIN_LENGTH=48
2
--VERSION_BEGIN 17.0 cbx_altera_syncram_nd_impl 2017:04:25:18:06:29:SJ cbx_altsyncram 2017:04:25:18:06:29:SJ cbx_cycloneii 2017:04:25:18:06:29:SJ cbx_lpm_add_sub 2017:04:25:18:06:29:SJ cbx_lpm_compare 2017:04:25:18:06:29:SJ cbx_lpm_decode 2017:04:25:18:06:29:SJ cbx_lpm_mux 2017:04:25:18:06:30:SJ cbx_mgl 2017:04:25:18:09:28:SJ cbx_nadder 2017:04:25:18:06:30:SJ cbx_stratix 2017:04:25:18:06:30:SJ cbx_stratixii 2017:04:25:18:06:30:SJ cbx_stratixiii 2017:04:25:18:06:30:SJ cbx_stratixv 2017:04:25:18:06:30:SJ cbx_util_mgl 2017:04:25:18:06:30:SJ  VERSION_END
3
 
4
 
5
-- Copyright (C) 2017  Intel Corporation. All rights reserved.
6
--  Your use of Intel Corporation's design tools, logic functions
7
--  and other software and tools, and its AMPP partner logic
8
--  functions, and any output files from any of the foregoing
9
--  (including device programming or simulation files), and any
10
--  associated documentation or information are expressly subject
11
--  to the terms and conditions of the Intel Program License
12
--  Subscription Agreement, the Intel Quartus Prime License Agreement,
13
--  the Intel MegaCore Function License Agreement, or other
14
--  applicable license agreement, including, without limitation,
15
--  that your use is for the sole purpose of programming logic
16
--  devices manufactured by Intel and sold by Intel or its
17
--  authorized distributors.  Please refer to the applicable
18
--  agreement for further details.
19
 
20
 
21
FUNCTION decode_k8a (data[2..0])
22
RETURNS ( eq[7..0]);
23
FUNCTION mux_oob (data[255..0], sel[2..0])
24
RETURNS ( result[31..0]);
25
FUNCTION cycloneive_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, ena2, ena3, portaaddr[PORT_A_ADDRESS_WIDTH-1..0], portaaddrstall, portabyteenamasks[PORT_A_BYTE_ENABLE_MASK_WIDTH-1..0], portadatain[PORT_A_DATA_WIDTH-1..0], portare, portawe, portbaddr[PORT_B_ADDRESS_WIDTH-1..0], portbaddrstall, portbbyteenamasks[PORT_B_BYTE_ENABLE_MASK_WIDTH-1..0], portbdatain[PORT_B_DATA_WIDTH-1..0], portbre, portbwe)
26
WITH ( CLK0_CORE_CLOCK_ENABLE, CLK0_INPUT_CLOCK_ENABLE, CLK0_OUTPUT_CLOCK_ENABLE, CLK1_CORE_CLOCK_ENABLE, CLK1_INPUT_CLOCK_ENABLE, CLK1_OUTPUT_CLOCK_ENABLE, CONNECTIVITY_CHECKING, DATA_INTERLEAVE_OFFSET_IN_BITS, DATA_INTERLEAVE_WIDTH_IN_BITS, DONT_POWER_OPTIMIZE, INIT_FILE, INIT_FILE_LAYOUT, init_file_restructured, LOGICAL_RAM_NAME, mem_init0, mem_init1, mem_init2, mem_init3, mem_init4, MIXED_PORT_FEED_THROUGH_MODE, OPERATION_MODE, PORT_A_ADDRESS_CLEAR, PORT_A_ADDRESS_WIDTH = 1, PORT_A_BYTE_ENABLE_MASK_WIDTH = 1, PORT_A_BYTE_SIZE, PORT_A_DATA_OUT_CLEAR, PORT_A_DATA_OUT_CLOCK, PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS, PORT_A_FIRST_BIT_NUMBER, PORT_A_LAST_ADDRESS, PORT_A_LOGICAL_RAM_DEPTH, PORT_A_LOGICAL_RAM_WIDTH, PORT_A_READ_DURING_WRITE_MODE, PORT_B_ADDRESS_CLEAR, PORT_B_ADDRESS_CLOCK, PORT_B_ADDRESS_WIDTH = 1, PORT_B_BYTE_ENABLE_CLOCK, PORT_B_BYTE_ENABLE_MASK_WIDTH = 1, PORT_B_BYTE_SIZE, PORT_B_DATA_IN_CLOCK, PORT_B_DATA_OUT_CLEAR, PORT_B_DATA_OUT_CLOCK, PORT_B_DATA_WIDTH = 1, PORT_B_FIRST_ADDRESS, PORT_B_FIRST_BIT_NUMBER, PORT_B_LAST_ADDRESS, PORT_B_LOGICAL_RAM_DEPTH, PORT_B_LOGICAL_RAM_WIDTH, PORT_B_READ_DURING_WRITE_MODE, PORT_B_READ_ENABLE_CLOCK, PORT_B_WRITE_ENABLE_CLOCK, POWER_UP_UNINITIALIZED, RAM_BLOCK_TYPE, SAFE_WRITE, WIDTH_ECCSTATUS)
27
RETURNS ( portadataout[PORT_A_DATA_WIDTH-1..0], portbdataout[PORT_B_DATA_WIDTH-1..0]);
28
 
29
--synthesis_resources = lut 168 M9K 256 reg 6
30
OPTIONS ALTERA_INTERNAL_OPTION = "OPTIMIZE_POWER_DURING_SYNTHESIS=NORMAL_COMPILATION";
31
 
32
SUBDESIGN altsyncram_jgr3
33
(
34
        address_a[15..0]        :       input;
35
        clock0  :       input;
36
        q_a[31..0]      :       output;
37
)
38
VARIABLE
39
        address_reg_a[2..0] : dffe;
40
        out_address_reg_a[2..0] : dffe;
41
        rden_decode : decode_k8a;
42
        mux2 : mux_oob;
43
        ram_block1a0 : cycloneive_ram_block
44
                WITH (
45
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
46
                        CLK0_INPUT_CLOCK_ENABLE = "none",
47
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
48
                        CONNECTIVITY_CHECKING = "OFF",
49
                        INIT_FILE = "program.mif",
50
                        INIT_FILE_LAYOUT = "port_a",
51
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
52
                        OPERATION_MODE = "rom",
53
                        PORT_A_ADDRESS_CLEAR = "none",
54
                        PORT_A_ADDRESS_WIDTH = 13,
55
                        PORT_A_DATA_OUT_CLEAR = "none",
56
                        PORT_A_DATA_OUT_CLOCK = "clock0",
57
                        PORT_A_DATA_WIDTH = 1,
58
                        PORT_A_FIRST_ADDRESS = 0,
59
                        PORT_A_FIRST_BIT_NUMBER = 0,
60
                        PORT_A_LAST_ADDRESS = 8191,
61
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
62
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
63
                        POWER_UP_UNINITIALIZED = "false",
64
                        RAM_BLOCK_TYPE = "AUTO"
65
                );
66
        ram_block1a1 : cycloneive_ram_block
67
                WITH (
68
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
69
                        CLK0_INPUT_CLOCK_ENABLE = "none",
70
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
71
                        CONNECTIVITY_CHECKING = "OFF",
72
                        INIT_FILE = "program.mif",
73
                        INIT_FILE_LAYOUT = "port_a",
74
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
75
                        OPERATION_MODE = "rom",
76
                        PORT_A_ADDRESS_CLEAR = "none",
77
                        PORT_A_ADDRESS_WIDTH = 13,
78
                        PORT_A_DATA_OUT_CLEAR = "none",
79
                        PORT_A_DATA_OUT_CLOCK = "clock0",
80
                        PORT_A_DATA_WIDTH = 1,
81
                        PORT_A_FIRST_ADDRESS = 0,
82
                        PORT_A_FIRST_BIT_NUMBER = 1,
83
                        PORT_A_LAST_ADDRESS = 8191,
84
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
85
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
86
                        POWER_UP_UNINITIALIZED = "false",
87
                        RAM_BLOCK_TYPE = "AUTO"
88
                );
89
        ram_block1a2 : cycloneive_ram_block
90
                WITH (
91
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
92
                        CLK0_INPUT_CLOCK_ENABLE = "none",
93
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
94
                        CONNECTIVITY_CHECKING = "OFF",
95
                        INIT_FILE = "program.mif",
96
                        INIT_FILE_LAYOUT = "port_a",
97
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
98
                        OPERATION_MODE = "rom",
99
                        PORT_A_ADDRESS_CLEAR = "none",
100
                        PORT_A_ADDRESS_WIDTH = 13,
101
                        PORT_A_DATA_OUT_CLEAR = "none",
102
                        PORT_A_DATA_OUT_CLOCK = "clock0",
103
                        PORT_A_DATA_WIDTH = 1,
104
                        PORT_A_FIRST_ADDRESS = 0,
105
                        PORT_A_FIRST_BIT_NUMBER = 2,
106
                        PORT_A_LAST_ADDRESS = 8191,
107
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
108
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
109
                        POWER_UP_UNINITIALIZED = "false",
110
                        RAM_BLOCK_TYPE = "AUTO"
111
                );
112
        ram_block1a3 : cycloneive_ram_block
113
                WITH (
114
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
115
                        CLK0_INPUT_CLOCK_ENABLE = "none",
116
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
117
                        CONNECTIVITY_CHECKING = "OFF",
118
                        INIT_FILE = "program.mif",
119
                        INIT_FILE_LAYOUT = "port_a",
120
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
121
                        OPERATION_MODE = "rom",
122
                        PORT_A_ADDRESS_CLEAR = "none",
123
                        PORT_A_ADDRESS_WIDTH = 13,
124
                        PORT_A_DATA_OUT_CLEAR = "none",
125
                        PORT_A_DATA_OUT_CLOCK = "clock0",
126
                        PORT_A_DATA_WIDTH = 1,
127
                        PORT_A_FIRST_ADDRESS = 0,
128
                        PORT_A_FIRST_BIT_NUMBER = 3,
129
                        PORT_A_LAST_ADDRESS = 8191,
130
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
131
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
132
                        POWER_UP_UNINITIALIZED = "false",
133
                        RAM_BLOCK_TYPE = "AUTO"
134
                );
135
        ram_block1a4 : cycloneive_ram_block
136
                WITH (
137
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
138
                        CLK0_INPUT_CLOCK_ENABLE = "none",
139
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
140
                        CONNECTIVITY_CHECKING = "OFF",
141
                        INIT_FILE = "program.mif",
142
                        INIT_FILE_LAYOUT = "port_a",
143
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
144
                        OPERATION_MODE = "rom",
145
                        PORT_A_ADDRESS_CLEAR = "none",
146
                        PORT_A_ADDRESS_WIDTH = 13,
147
                        PORT_A_DATA_OUT_CLEAR = "none",
148
                        PORT_A_DATA_OUT_CLOCK = "clock0",
149
                        PORT_A_DATA_WIDTH = 1,
150
                        PORT_A_FIRST_ADDRESS = 0,
151
                        PORT_A_FIRST_BIT_NUMBER = 4,
152
                        PORT_A_LAST_ADDRESS = 8191,
153
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
154
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
155
                        POWER_UP_UNINITIALIZED = "false",
156
                        RAM_BLOCK_TYPE = "AUTO"
157
                );
158
        ram_block1a5 : cycloneive_ram_block
159
                WITH (
160
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
161
                        CLK0_INPUT_CLOCK_ENABLE = "none",
162
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
163
                        CONNECTIVITY_CHECKING = "OFF",
164
                        INIT_FILE = "program.mif",
165
                        INIT_FILE_LAYOUT = "port_a",
166
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
167
                        OPERATION_MODE = "rom",
168
                        PORT_A_ADDRESS_CLEAR = "none",
169
                        PORT_A_ADDRESS_WIDTH = 13,
170
                        PORT_A_DATA_OUT_CLEAR = "none",
171
                        PORT_A_DATA_OUT_CLOCK = "clock0",
172
                        PORT_A_DATA_WIDTH = 1,
173
                        PORT_A_FIRST_ADDRESS = 0,
174
                        PORT_A_FIRST_BIT_NUMBER = 5,
175
                        PORT_A_LAST_ADDRESS = 8191,
176
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
177
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
178
                        POWER_UP_UNINITIALIZED = "false",
179
                        RAM_BLOCK_TYPE = "AUTO"
180
                );
181
        ram_block1a6 : cycloneive_ram_block
182
                WITH (
183
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
184
                        CLK0_INPUT_CLOCK_ENABLE = "none",
185
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
186
                        CONNECTIVITY_CHECKING = "OFF",
187
                        INIT_FILE = "program.mif",
188
                        INIT_FILE_LAYOUT = "port_a",
189
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
190
                        OPERATION_MODE = "rom",
191
                        PORT_A_ADDRESS_CLEAR = "none",
192
                        PORT_A_ADDRESS_WIDTH = 13,
193
                        PORT_A_DATA_OUT_CLEAR = "none",
194
                        PORT_A_DATA_OUT_CLOCK = "clock0",
195
                        PORT_A_DATA_WIDTH = 1,
196
                        PORT_A_FIRST_ADDRESS = 0,
197
                        PORT_A_FIRST_BIT_NUMBER = 6,
198
                        PORT_A_LAST_ADDRESS = 8191,
199
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
200
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
201
                        POWER_UP_UNINITIALIZED = "false",
202
                        RAM_BLOCK_TYPE = "AUTO"
203
                );
204
        ram_block1a7 : cycloneive_ram_block
205
                WITH (
206
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
207
                        CLK0_INPUT_CLOCK_ENABLE = "none",
208
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
209
                        CONNECTIVITY_CHECKING = "OFF",
210
                        INIT_FILE = "program.mif",
211
                        INIT_FILE_LAYOUT = "port_a",
212
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
213
                        OPERATION_MODE = "rom",
214
                        PORT_A_ADDRESS_CLEAR = "none",
215
                        PORT_A_ADDRESS_WIDTH = 13,
216
                        PORT_A_DATA_OUT_CLEAR = "none",
217
                        PORT_A_DATA_OUT_CLOCK = "clock0",
218
                        PORT_A_DATA_WIDTH = 1,
219
                        PORT_A_FIRST_ADDRESS = 0,
220
                        PORT_A_FIRST_BIT_NUMBER = 7,
221
                        PORT_A_LAST_ADDRESS = 8191,
222
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
223
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
224
                        POWER_UP_UNINITIALIZED = "false",
225
                        RAM_BLOCK_TYPE = "AUTO"
226
                );
227
        ram_block1a8 : cycloneive_ram_block
228
                WITH (
229
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
230
                        CLK0_INPUT_CLOCK_ENABLE = "none",
231
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
232
                        CONNECTIVITY_CHECKING = "OFF",
233
                        INIT_FILE = "program.mif",
234
                        INIT_FILE_LAYOUT = "port_a",
235
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
236
                        OPERATION_MODE = "rom",
237
                        PORT_A_ADDRESS_CLEAR = "none",
238
                        PORT_A_ADDRESS_WIDTH = 13,
239
                        PORT_A_DATA_OUT_CLEAR = "none",
240
                        PORT_A_DATA_OUT_CLOCK = "clock0",
241
                        PORT_A_DATA_WIDTH = 1,
242
                        PORT_A_FIRST_ADDRESS = 0,
243
                        PORT_A_FIRST_BIT_NUMBER = 8,
244
                        PORT_A_LAST_ADDRESS = 8191,
245
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
246
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
247
                        POWER_UP_UNINITIALIZED = "false",
248
                        RAM_BLOCK_TYPE = "AUTO"
249
                );
250
        ram_block1a9 : cycloneive_ram_block
251
                WITH (
252
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
253
                        CLK0_INPUT_CLOCK_ENABLE = "none",
254
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
255
                        CONNECTIVITY_CHECKING = "OFF",
256
                        INIT_FILE = "program.mif",
257
                        INIT_FILE_LAYOUT = "port_a",
258
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
259
                        OPERATION_MODE = "rom",
260
                        PORT_A_ADDRESS_CLEAR = "none",
261
                        PORT_A_ADDRESS_WIDTH = 13,
262
                        PORT_A_DATA_OUT_CLEAR = "none",
263
                        PORT_A_DATA_OUT_CLOCK = "clock0",
264
                        PORT_A_DATA_WIDTH = 1,
265
                        PORT_A_FIRST_ADDRESS = 0,
266
                        PORT_A_FIRST_BIT_NUMBER = 9,
267
                        PORT_A_LAST_ADDRESS = 8191,
268
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
269
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
270
                        POWER_UP_UNINITIALIZED = "false",
271
                        RAM_BLOCK_TYPE = "AUTO"
272
                );
273
        ram_block1a10 : cycloneive_ram_block
274
                WITH (
275
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
276
                        CLK0_INPUT_CLOCK_ENABLE = "none",
277
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
278
                        CONNECTIVITY_CHECKING = "OFF",
279
                        INIT_FILE = "program.mif",
280
                        INIT_FILE_LAYOUT = "port_a",
281
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
282
                        OPERATION_MODE = "rom",
283
                        PORT_A_ADDRESS_CLEAR = "none",
284
                        PORT_A_ADDRESS_WIDTH = 13,
285
                        PORT_A_DATA_OUT_CLEAR = "none",
286
                        PORT_A_DATA_OUT_CLOCK = "clock0",
287
                        PORT_A_DATA_WIDTH = 1,
288
                        PORT_A_FIRST_ADDRESS = 0,
289
                        PORT_A_FIRST_BIT_NUMBER = 10,
290
                        PORT_A_LAST_ADDRESS = 8191,
291
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
292
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
293
                        POWER_UP_UNINITIALIZED = "false",
294
                        RAM_BLOCK_TYPE = "AUTO"
295
                );
296
        ram_block1a11 : cycloneive_ram_block
297
                WITH (
298
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
299
                        CLK0_INPUT_CLOCK_ENABLE = "none",
300
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
301
                        CONNECTIVITY_CHECKING = "OFF",
302
                        INIT_FILE = "program.mif",
303
                        INIT_FILE_LAYOUT = "port_a",
304
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
305
                        OPERATION_MODE = "rom",
306
                        PORT_A_ADDRESS_CLEAR = "none",
307
                        PORT_A_ADDRESS_WIDTH = 13,
308
                        PORT_A_DATA_OUT_CLEAR = "none",
309
                        PORT_A_DATA_OUT_CLOCK = "clock0",
310
                        PORT_A_DATA_WIDTH = 1,
311
                        PORT_A_FIRST_ADDRESS = 0,
312
                        PORT_A_FIRST_BIT_NUMBER = 11,
313
                        PORT_A_LAST_ADDRESS = 8191,
314
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
315
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
316
                        POWER_UP_UNINITIALIZED = "false",
317
                        RAM_BLOCK_TYPE = "AUTO"
318
                );
319
        ram_block1a12 : cycloneive_ram_block
320
                WITH (
321
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
322
                        CLK0_INPUT_CLOCK_ENABLE = "none",
323
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
324
                        CONNECTIVITY_CHECKING = "OFF",
325
                        INIT_FILE = "program.mif",
326
                        INIT_FILE_LAYOUT = "port_a",
327
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
328
                        OPERATION_MODE = "rom",
329
                        PORT_A_ADDRESS_CLEAR = "none",
330
                        PORT_A_ADDRESS_WIDTH = 13,
331
                        PORT_A_DATA_OUT_CLEAR = "none",
332
                        PORT_A_DATA_OUT_CLOCK = "clock0",
333
                        PORT_A_DATA_WIDTH = 1,
334
                        PORT_A_FIRST_ADDRESS = 0,
335
                        PORT_A_FIRST_BIT_NUMBER = 12,
336
                        PORT_A_LAST_ADDRESS = 8191,
337
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
338
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
339
                        POWER_UP_UNINITIALIZED = "false",
340
                        RAM_BLOCK_TYPE = "AUTO"
341
                );
342
        ram_block1a13 : cycloneive_ram_block
343
                WITH (
344
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
345
                        CLK0_INPUT_CLOCK_ENABLE = "none",
346
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
347
                        CONNECTIVITY_CHECKING = "OFF",
348
                        INIT_FILE = "program.mif",
349
                        INIT_FILE_LAYOUT = "port_a",
350
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
351
                        OPERATION_MODE = "rom",
352
                        PORT_A_ADDRESS_CLEAR = "none",
353
                        PORT_A_ADDRESS_WIDTH = 13,
354
                        PORT_A_DATA_OUT_CLEAR = "none",
355
                        PORT_A_DATA_OUT_CLOCK = "clock0",
356
                        PORT_A_DATA_WIDTH = 1,
357
                        PORT_A_FIRST_ADDRESS = 0,
358
                        PORT_A_FIRST_BIT_NUMBER = 13,
359
                        PORT_A_LAST_ADDRESS = 8191,
360
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
361
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
362
                        POWER_UP_UNINITIALIZED = "false",
363
                        RAM_BLOCK_TYPE = "AUTO"
364
                );
365
        ram_block1a14 : cycloneive_ram_block
366
                WITH (
367
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
368
                        CLK0_INPUT_CLOCK_ENABLE = "none",
369
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
370
                        CONNECTIVITY_CHECKING = "OFF",
371
                        INIT_FILE = "program.mif",
372
                        INIT_FILE_LAYOUT = "port_a",
373
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
374
                        OPERATION_MODE = "rom",
375
                        PORT_A_ADDRESS_CLEAR = "none",
376
                        PORT_A_ADDRESS_WIDTH = 13,
377
                        PORT_A_DATA_OUT_CLEAR = "none",
378
                        PORT_A_DATA_OUT_CLOCK = "clock0",
379
                        PORT_A_DATA_WIDTH = 1,
380
                        PORT_A_FIRST_ADDRESS = 0,
381
                        PORT_A_FIRST_BIT_NUMBER = 14,
382
                        PORT_A_LAST_ADDRESS = 8191,
383
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
384
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
385
                        POWER_UP_UNINITIALIZED = "false",
386
                        RAM_BLOCK_TYPE = "AUTO"
387
                );
388
        ram_block1a15 : cycloneive_ram_block
389
                WITH (
390
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
391
                        CLK0_INPUT_CLOCK_ENABLE = "none",
392
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
393
                        CONNECTIVITY_CHECKING = "OFF",
394
                        INIT_FILE = "program.mif",
395
                        INIT_FILE_LAYOUT = "port_a",
396
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
397
                        OPERATION_MODE = "rom",
398
                        PORT_A_ADDRESS_CLEAR = "none",
399
                        PORT_A_ADDRESS_WIDTH = 13,
400
                        PORT_A_DATA_OUT_CLEAR = "none",
401
                        PORT_A_DATA_OUT_CLOCK = "clock0",
402
                        PORT_A_DATA_WIDTH = 1,
403
                        PORT_A_FIRST_ADDRESS = 0,
404
                        PORT_A_FIRST_BIT_NUMBER = 15,
405
                        PORT_A_LAST_ADDRESS = 8191,
406
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
407
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
408
                        POWER_UP_UNINITIALIZED = "false",
409
                        RAM_BLOCK_TYPE = "AUTO"
410
                );
411
        ram_block1a16 : cycloneive_ram_block
412
                WITH (
413
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
414
                        CLK0_INPUT_CLOCK_ENABLE = "none",
415
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
416
                        CONNECTIVITY_CHECKING = "OFF",
417
                        INIT_FILE = "program.mif",
418
                        INIT_FILE_LAYOUT = "port_a",
419
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
420
                        OPERATION_MODE = "rom",
421
                        PORT_A_ADDRESS_CLEAR = "none",
422
                        PORT_A_ADDRESS_WIDTH = 13,
423
                        PORT_A_DATA_OUT_CLEAR = "none",
424
                        PORT_A_DATA_OUT_CLOCK = "clock0",
425
                        PORT_A_DATA_WIDTH = 1,
426
                        PORT_A_FIRST_ADDRESS = 0,
427
                        PORT_A_FIRST_BIT_NUMBER = 16,
428
                        PORT_A_LAST_ADDRESS = 8191,
429
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
430
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
431
                        POWER_UP_UNINITIALIZED = "false",
432
                        RAM_BLOCK_TYPE = "AUTO"
433
                );
434
        ram_block1a17 : cycloneive_ram_block
435
                WITH (
436
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
437
                        CLK0_INPUT_CLOCK_ENABLE = "none",
438
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
439
                        CONNECTIVITY_CHECKING = "OFF",
440
                        INIT_FILE = "program.mif",
441
                        INIT_FILE_LAYOUT = "port_a",
442
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
443
                        OPERATION_MODE = "rom",
444
                        PORT_A_ADDRESS_CLEAR = "none",
445
                        PORT_A_ADDRESS_WIDTH = 13,
446
                        PORT_A_DATA_OUT_CLEAR = "none",
447
                        PORT_A_DATA_OUT_CLOCK = "clock0",
448
                        PORT_A_DATA_WIDTH = 1,
449
                        PORT_A_FIRST_ADDRESS = 0,
450
                        PORT_A_FIRST_BIT_NUMBER = 17,
451
                        PORT_A_LAST_ADDRESS = 8191,
452
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
453
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
454
                        POWER_UP_UNINITIALIZED = "false",
455
                        RAM_BLOCK_TYPE = "AUTO"
456
                );
457
        ram_block1a18 : cycloneive_ram_block
458
                WITH (
459
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
460
                        CLK0_INPUT_CLOCK_ENABLE = "none",
461
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
462
                        CONNECTIVITY_CHECKING = "OFF",
463
                        INIT_FILE = "program.mif",
464
                        INIT_FILE_LAYOUT = "port_a",
465
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
466
                        OPERATION_MODE = "rom",
467
                        PORT_A_ADDRESS_CLEAR = "none",
468
                        PORT_A_ADDRESS_WIDTH = 13,
469
                        PORT_A_DATA_OUT_CLEAR = "none",
470
                        PORT_A_DATA_OUT_CLOCK = "clock0",
471
                        PORT_A_DATA_WIDTH = 1,
472
                        PORT_A_FIRST_ADDRESS = 0,
473
                        PORT_A_FIRST_BIT_NUMBER = 18,
474
                        PORT_A_LAST_ADDRESS = 8191,
475
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
476
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
477
                        POWER_UP_UNINITIALIZED = "false",
478
                        RAM_BLOCK_TYPE = "AUTO"
479
                );
480
        ram_block1a19 : cycloneive_ram_block
481
                WITH (
482
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
483
                        CLK0_INPUT_CLOCK_ENABLE = "none",
484
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
485
                        CONNECTIVITY_CHECKING = "OFF",
486
                        INIT_FILE = "program.mif",
487
                        INIT_FILE_LAYOUT = "port_a",
488
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
489
                        OPERATION_MODE = "rom",
490
                        PORT_A_ADDRESS_CLEAR = "none",
491
                        PORT_A_ADDRESS_WIDTH = 13,
492
                        PORT_A_DATA_OUT_CLEAR = "none",
493
                        PORT_A_DATA_OUT_CLOCK = "clock0",
494
                        PORT_A_DATA_WIDTH = 1,
495
                        PORT_A_FIRST_ADDRESS = 0,
496
                        PORT_A_FIRST_BIT_NUMBER = 19,
497
                        PORT_A_LAST_ADDRESS = 8191,
498
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
499
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
500
                        POWER_UP_UNINITIALIZED = "false",
501
                        RAM_BLOCK_TYPE = "AUTO"
502
                );
503
        ram_block1a20 : cycloneive_ram_block
504
                WITH (
505
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
506
                        CLK0_INPUT_CLOCK_ENABLE = "none",
507
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
508
                        CONNECTIVITY_CHECKING = "OFF",
509
                        INIT_FILE = "program.mif",
510
                        INIT_FILE_LAYOUT = "port_a",
511
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
512
                        OPERATION_MODE = "rom",
513
                        PORT_A_ADDRESS_CLEAR = "none",
514
                        PORT_A_ADDRESS_WIDTH = 13,
515
                        PORT_A_DATA_OUT_CLEAR = "none",
516
                        PORT_A_DATA_OUT_CLOCK = "clock0",
517
                        PORT_A_DATA_WIDTH = 1,
518
                        PORT_A_FIRST_ADDRESS = 0,
519
                        PORT_A_FIRST_BIT_NUMBER = 20,
520
                        PORT_A_LAST_ADDRESS = 8191,
521
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
522
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
523
                        POWER_UP_UNINITIALIZED = "false",
524
                        RAM_BLOCK_TYPE = "AUTO"
525
                );
526
        ram_block1a21 : cycloneive_ram_block
527
                WITH (
528
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
529
                        CLK0_INPUT_CLOCK_ENABLE = "none",
530
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
531
                        CONNECTIVITY_CHECKING = "OFF",
532
                        INIT_FILE = "program.mif",
533
                        INIT_FILE_LAYOUT = "port_a",
534
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
535
                        OPERATION_MODE = "rom",
536
                        PORT_A_ADDRESS_CLEAR = "none",
537
                        PORT_A_ADDRESS_WIDTH = 13,
538
                        PORT_A_DATA_OUT_CLEAR = "none",
539
                        PORT_A_DATA_OUT_CLOCK = "clock0",
540
                        PORT_A_DATA_WIDTH = 1,
541
                        PORT_A_FIRST_ADDRESS = 0,
542
                        PORT_A_FIRST_BIT_NUMBER = 21,
543
                        PORT_A_LAST_ADDRESS = 8191,
544
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
545
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
546
                        POWER_UP_UNINITIALIZED = "false",
547
                        RAM_BLOCK_TYPE = "AUTO"
548
                );
549
        ram_block1a22 : cycloneive_ram_block
550
                WITH (
551
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
552
                        CLK0_INPUT_CLOCK_ENABLE = "none",
553
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
554
                        CONNECTIVITY_CHECKING = "OFF",
555
                        INIT_FILE = "program.mif",
556
                        INIT_FILE_LAYOUT = "port_a",
557
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
558
                        OPERATION_MODE = "rom",
559
                        PORT_A_ADDRESS_CLEAR = "none",
560
                        PORT_A_ADDRESS_WIDTH = 13,
561
                        PORT_A_DATA_OUT_CLEAR = "none",
562
                        PORT_A_DATA_OUT_CLOCK = "clock0",
563
                        PORT_A_DATA_WIDTH = 1,
564
                        PORT_A_FIRST_ADDRESS = 0,
565
                        PORT_A_FIRST_BIT_NUMBER = 22,
566
                        PORT_A_LAST_ADDRESS = 8191,
567
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
568
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
569
                        POWER_UP_UNINITIALIZED = "false",
570
                        RAM_BLOCK_TYPE = "AUTO"
571
                );
572
        ram_block1a23 : cycloneive_ram_block
573
                WITH (
574
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
575
                        CLK0_INPUT_CLOCK_ENABLE = "none",
576
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
577
                        CONNECTIVITY_CHECKING = "OFF",
578
                        INIT_FILE = "program.mif",
579
                        INIT_FILE_LAYOUT = "port_a",
580
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
581
                        OPERATION_MODE = "rom",
582
                        PORT_A_ADDRESS_CLEAR = "none",
583
                        PORT_A_ADDRESS_WIDTH = 13,
584
                        PORT_A_DATA_OUT_CLEAR = "none",
585
                        PORT_A_DATA_OUT_CLOCK = "clock0",
586
                        PORT_A_DATA_WIDTH = 1,
587
                        PORT_A_FIRST_ADDRESS = 0,
588
                        PORT_A_FIRST_BIT_NUMBER = 23,
589
                        PORT_A_LAST_ADDRESS = 8191,
590
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
591
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
592
                        POWER_UP_UNINITIALIZED = "false",
593
                        RAM_BLOCK_TYPE = "AUTO"
594
                );
595
        ram_block1a24 : cycloneive_ram_block
596
                WITH (
597
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
598
                        CLK0_INPUT_CLOCK_ENABLE = "none",
599
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
600
                        CONNECTIVITY_CHECKING = "OFF",
601
                        INIT_FILE = "program.mif",
602
                        INIT_FILE_LAYOUT = "port_a",
603
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
604
                        OPERATION_MODE = "rom",
605
                        PORT_A_ADDRESS_CLEAR = "none",
606
                        PORT_A_ADDRESS_WIDTH = 13,
607
                        PORT_A_DATA_OUT_CLEAR = "none",
608
                        PORT_A_DATA_OUT_CLOCK = "clock0",
609
                        PORT_A_DATA_WIDTH = 1,
610
                        PORT_A_FIRST_ADDRESS = 0,
611
                        PORT_A_FIRST_BIT_NUMBER = 24,
612
                        PORT_A_LAST_ADDRESS = 8191,
613
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
614
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
615
                        POWER_UP_UNINITIALIZED = "false",
616
                        RAM_BLOCK_TYPE = "AUTO"
617
                );
618
        ram_block1a25 : cycloneive_ram_block
619
                WITH (
620
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
621
                        CLK0_INPUT_CLOCK_ENABLE = "none",
622
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
623
                        CONNECTIVITY_CHECKING = "OFF",
624
                        INIT_FILE = "program.mif",
625
                        INIT_FILE_LAYOUT = "port_a",
626
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
627
                        OPERATION_MODE = "rom",
628
                        PORT_A_ADDRESS_CLEAR = "none",
629
                        PORT_A_ADDRESS_WIDTH = 13,
630
                        PORT_A_DATA_OUT_CLEAR = "none",
631
                        PORT_A_DATA_OUT_CLOCK = "clock0",
632
                        PORT_A_DATA_WIDTH = 1,
633
                        PORT_A_FIRST_ADDRESS = 0,
634
                        PORT_A_FIRST_BIT_NUMBER = 25,
635
                        PORT_A_LAST_ADDRESS = 8191,
636
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
637
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
638
                        POWER_UP_UNINITIALIZED = "false",
639
                        RAM_BLOCK_TYPE = "AUTO"
640
                );
641
        ram_block1a26 : cycloneive_ram_block
642
                WITH (
643
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
644
                        CLK0_INPUT_CLOCK_ENABLE = "none",
645
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
646
                        CONNECTIVITY_CHECKING = "OFF",
647
                        INIT_FILE = "program.mif",
648
                        INIT_FILE_LAYOUT = "port_a",
649
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
650
                        OPERATION_MODE = "rom",
651
                        PORT_A_ADDRESS_CLEAR = "none",
652
                        PORT_A_ADDRESS_WIDTH = 13,
653
                        PORT_A_DATA_OUT_CLEAR = "none",
654
                        PORT_A_DATA_OUT_CLOCK = "clock0",
655
                        PORT_A_DATA_WIDTH = 1,
656
                        PORT_A_FIRST_ADDRESS = 0,
657
                        PORT_A_FIRST_BIT_NUMBER = 26,
658
                        PORT_A_LAST_ADDRESS = 8191,
659
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
660
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
661
                        POWER_UP_UNINITIALIZED = "false",
662
                        RAM_BLOCK_TYPE = "AUTO"
663
                );
664
        ram_block1a27 : cycloneive_ram_block
665
                WITH (
666
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
667
                        CLK0_INPUT_CLOCK_ENABLE = "none",
668
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
669
                        CONNECTIVITY_CHECKING = "OFF",
670
                        INIT_FILE = "program.mif",
671
                        INIT_FILE_LAYOUT = "port_a",
672
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
673
                        OPERATION_MODE = "rom",
674
                        PORT_A_ADDRESS_CLEAR = "none",
675
                        PORT_A_ADDRESS_WIDTH = 13,
676
                        PORT_A_DATA_OUT_CLEAR = "none",
677
                        PORT_A_DATA_OUT_CLOCK = "clock0",
678
                        PORT_A_DATA_WIDTH = 1,
679
                        PORT_A_FIRST_ADDRESS = 0,
680
                        PORT_A_FIRST_BIT_NUMBER = 27,
681
                        PORT_A_LAST_ADDRESS = 8191,
682
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
683
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
684
                        POWER_UP_UNINITIALIZED = "false",
685
                        RAM_BLOCK_TYPE = "AUTO"
686
                );
687
        ram_block1a28 : cycloneive_ram_block
688
                WITH (
689
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
690
                        CLK0_INPUT_CLOCK_ENABLE = "none",
691
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
692
                        CONNECTIVITY_CHECKING = "OFF",
693
                        INIT_FILE = "program.mif",
694
                        INIT_FILE_LAYOUT = "port_a",
695
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
696
                        OPERATION_MODE = "rom",
697
                        PORT_A_ADDRESS_CLEAR = "none",
698
                        PORT_A_ADDRESS_WIDTH = 13,
699
                        PORT_A_DATA_OUT_CLEAR = "none",
700
                        PORT_A_DATA_OUT_CLOCK = "clock0",
701
                        PORT_A_DATA_WIDTH = 1,
702
                        PORT_A_FIRST_ADDRESS = 0,
703
                        PORT_A_FIRST_BIT_NUMBER = 28,
704
                        PORT_A_LAST_ADDRESS = 8191,
705
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
706
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
707
                        POWER_UP_UNINITIALIZED = "false",
708
                        RAM_BLOCK_TYPE = "AUTO"
709
                );
710
        ram_block1a29 : cycloneive_ram_block
711
                WITH (
712
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
713
                        CLK0_INPUT_CLOCK_ENABLE = "none",
714
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
715
                        CONNECTIVITY_CHECKING = "OFF",
716
                        INIT_FILE = "program.mif",
717
                        INIT_FILE_LAYOUT = "port_a",
718
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
719
                        OPERATION_MODE = "rom",
720
                        PORT_A_ADDRESS_CLEAR = "none",
721
                        PORT_A_ADDRESS_WIDTH = 13,
722
                        PORT_A_DATA_OUT_CLEAR = "none",
723
                        PORT_A_DATA_OUT_CLOCK = "clock0",
724
                        PORT_A_DATA_WIDTH = 1,
725
                        PORT_A_FIRST_ADDRESS = 0,
726
                        PORT_A_FIRST_BIT_NUMBER = 29,
727
                        PORT_A_LAST_ADDRESS = 8191,
728
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
729
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
730
                        POWER_UP_UNINITIALIZED = "false",
731
                        RAM_BLOCK_TYPE = "AUTO"
732
                );
733
        ram_block1a30 : cycloneive_ram_block
734
                WITH (
735
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
736
                        CLK0_INPUT_CLOCK_ENABLE = "none",
737
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
738
                        CONNECTIVITY_CHECKING = "OFF",
739
                        INIT_FILE = "program.mif",
740
                        INIT_FILE_LAYOUT = "port_a",
741
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
742
                        OPERATION_MODE = "rom",
743
                        PORT_A_ADDRESS_CLEAR = "none",
744
                        PORT_A_ADDRESS_WIDTH = 13,
745
                        PORT_A_DATA_OUT_CLEAR = "none",
746
                        PORT_A_DATA_OUT_CLOCK = "clock0",
747
                        PORT_A_DATA_WIDTH = 1,
748
                        PORT_A_FIRST_ADDRESS = 0,
749
                        PORT_A_FIRST_BIT_NUMBER = 30,
750
                        PORT_A_LAST_ADDRESS = 8191,
751
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
752
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
753
                        POWER_UP_UNINITIALIZED = "false",
754
                        RAM_BLOCK_TYPE = "AUTO"
755
                );
756
        ram_block1a31 : cycloneive_ram_block
757
                WITH (
758
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
759
                        CLK0_INPUT_CLOCK_ENABLE = "none",
760
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
761
                        CONNECTIVITY_CHECKING = "OFF",
762
                        INIT_FILE = "program.mif",
763
                        INIT_FILE_LAYOUT = "port_a",
764
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
765
                        OPERATION_MODE = "rom",
766
                        PORT_A_ADDRESS_CLEAR = "none",
767
                        PORT_A_ADDRESS_WIDTH = 13,
768
                        PORT_A_DATA_OUT_CLEAR = "none",
769
                        PORT_A_DATA_OUT_CLOCK = "clock0",
770
                        PORT_A_DATA_WIDTH = 1,
771
                        PORT_A_FIRST_ADDRESS = 0,
772
                        PORT_A_FIRST_BIT_NUMBER = 31,
773
                        PORT_A_LAST_ADDRESS = 8191,
774
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
775
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
776
                        POWER_UP_UNINITIALIZED = "false",
777
                        RAM_BLOCK_TYPE = "AUTO"
778
                );
779
        ram_block1a32 : cycloneive_ram_block
780
                WITH (
781
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
782
                        CLK0_INPUT_CLOCK_ENABLE = "none",
783
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
784
                        CONNECTIVITY_CHECKING = "OFF",
785
                        INIT_FILE = "program.mif",
786
                        INIT_FILE_LAYOUT = "port_a",
787
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
788
                        OPERATION_MODE = "rom",
789
                        PORT_A_ADDRESS_CLEAR = "none",
790
                        PORT_A_ADDRESS_WIDTH = 13,
791
                        PORT_A_DATA_OUT_CLEAR = "none",
792
                        PORT_A_DATA_OUT_CLOCK = "clock0",
793
                        PORT_A_DATA_WIDTH = 1,
794
                        PORT_A_FIRST_ADDRESS = 8192,
795
                        PORT_A_FIRST_BIT_NUMBER = 0,
796
                        PORT_A_LAST_ADDRESS = 16383,
797
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
798
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
799
                        POWER_UP_UNINITIALIZED = "false",
800
                        RAM_BLOCK_TYPE = "AUTO"
801
                );
802
        ram_block1a33 : cycloneive_ram_block
803
                WITH (
804
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
805
                        CLK0_INPUT_CLOCK_ENABLE = "none",
806
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
807
                        CONNECTIVITY_CHECKING = "OFF",
808
                        INIT_FILE = "program.mif",
809
                        INIT_FILE_LAYOUT = "port_a",
810
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
811
                        OPERATION_MODE = "rom",
812
                        PORT_A_ADDRESS_CLEAR = "none",
813
                        PORT_A_ADDRESS_WIDTH = 13,
814
                        PORT_A_DATA_OUT_CLEAR = "none",
815
                        PORT_A_DATA_OUT_CLOCK = "clock0",
816
                        PORT_A_DATA_WIDTH = 1,
817
                        PORT_A_FIRST_ADDRESS = 8192,
818
                        PORT_A_FIRST_BIT_NUMBER = 1,
819
                        PORT_A_LAST_ADDRESS = 16383,
820
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
821
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
822
                        POWER_UP_UNINITIALIZED = "false",
823
                        RAM_BLOCK_TYPE = "AUTO"
824
                );
825
        ram_block1a34 : cycloneive_ram_block
826
                WITH (
827
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
828
                        CLK0_INPUT_CLOCK_ENABLE = "none",
829
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
830
                        CONNECTIVITY_CHECKING = "OFF",
831
                        INIT_FILE = "program.mif",
832
                        INIT_FILE_LAYOUT = "port_a",
833
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
834
                        OPERATION_MODE = "rom",
835
                        PORT_A_ADDRESS_CLEAR = "none",
836
                        PORT_A_ADDRESS_WIDTH = 13,
837
                        PORT_A_DATA_OUT_CLEAR = "none",
838
                        PORT_A_DATA_OUT_CLOCK = "clock0",
839
                        PORT_A_DATA_WIDTH = 1,
840
                        PORT_A_FIRST_ADDRESS = 8192,
841
                        PORT_A_FIRST_BIT_NUMBER = 2,
842
                        PORT_A_LAST_ADDRESS = 16383,
843
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
844
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
845
                        POWER_UP_UNINITIALIZED = "false",
846
                        RAM_BLOCK_TYPE = "AUTO"
847
                );
848
        ram_block1a35 : cycloneive_ram_block
849
                WITH (
850
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
851
                        CLK0_INPUT_CLOCK_ENABLE = "none",
852
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
853
                        CONNECTIVITY_CHECKING = "OFF",
854
                        INIT_FILE = "program.mif",
855
                        INIT_FILE_LAYOUT = "port_a",
856
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
857
                        OPERATION_MODE = "rom",
858
                        PORT_A_ADDRESS_CLEAR = "none",
859
                        PORT_A_ADDRESS_WIDTH = 13,
860
                        PORT_A_DATA_OUT_CLEAR = "none",
861
                        PORT_A_DATA_OUT_CLOCK = "clock0",
862
                        PORT_A_DATA_WIDTH = 1,
863
                        PORT_A_FIRST_ADDRESS = 8192,
864
                        PORT_A_FIRST_BIT_NUMBER = 3,
865
                        PORT_A_LAST_ADDRESS = 16383,
866
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
867
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
868
                        POWER_UP_UNINITIALIZED = "false",
869
                        RAM_BLOCK_TYPE = "AUTO"
870
                );
871
        ram_block1a36 : cycloneive_ram_block
872
                WITH (
873
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
874
                        CLK0_INPUT_CLOCK_ENABLE = "none",
875
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
876
                        CONNECTIVITY_CHECKING = "OFF",
877
                        INIT_FILE = "program.mif",
878
                        INIT_FILE_LAYOUT = "port_a",
879
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
880
                        OPERATION_MODE = "rom",
881
                        PORT_A_ADDRESS_CLEAR = "none",
882
                        PORT_A_ADDRESS_WIDTH = 13,
883
                        PORT_A_DATA_OUT_CLEAR = "none",
884
                        PORT_A_DATA_OUT_CLOCK = "clock0",
885
                        PORT_A_DATA_WIDTH = 1,
886
                        PORT_A_FIRST_ADDRESS = 8192,
887
                        PORT_A_FIRST_BIT_NUMBER = 4,
888
                        PORT_A_LAST_ADDRESS = 16383,
889
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
890
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
891
                        POWER_UP_UNINITIALIZED = "false",
892
                        RAM_BLOCK_TYPE = "AUTO"
893
                );
894
        ram_block1a37 : cycloneive_ram_block
895
                WITH (
896
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
897
                        CLK0_INPUT_CLOCK_ENABLE = "none",
898
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
899
                        CONNECTIVITY_CHECKING = "OFF",
900
                        INIT_FILE = "program.mif",
901
                        INIT_FILE_LAYOUT = "port_a",
902
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
903
                        OPERATION_MODE = "rom",
904
                        PORT_A_ADDRESS_CLEAR = "none",
905
                        PORT_A_ADDRESS_WIDTH = 13,
906
                        PORT_A_DATA_OUT_CLEAR = "none",
907
                        PORT_A_DATA_OUT_CLOCK = "clock0",
908
                        PORT_A_DATA_WIDTH = 1,
909
                        PORT_A_FIRST_ADDRESS = 8192,
910
                        PORT_A_FIRST_BIT_NUMBER = 5,
911
                        PORT_A_LAST_ADDRESS = 16383,
912
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
913
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
914
                        POWER_UP_UNINITIALIZED = "false",
915
                        RAM_BLOCK_TYPE = "AUTO"
916
                );
917
        ram_block1a38 : cycloneive_ram_block
918
                WITH (
919
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
920
                        CLK0_INPUT_CLOCK_ENABLE = "none",
921
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
922
                        CONNECTIVITY_CHECKING = "OFF",
923
                        INIT_FILE = "program.mif",
924
                        INIT_FILE_LAYOUT = "port_a",
925
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
926
                        OPERATION_MODE = "rom",
927
                        PORT_A_ADDRESS_CLEAR = "none",
928
                        PORT_A_ADDRESS_WIDTH = 13,
929
                        PORT_A_DATA_OUT_CLEAR = "none",
930
                        PORT_A_DATA_OUT_CLOCK = "clock0",
931
                        PORT_A_DATA_WIDTH = 1,
932
                        PORT_A_FIRST_ADDRESS = 8192,
933
                        PORT_A_FIRST_BIT_NUMBER = 6,
934
                        PORT_A_LAST_ADDRESS = 16383,
935
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
936
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
937
                        POWER_UP_UNINITIALIZED = "false",
938
                        RAM_BLOCK_TYPE = "AUTO"
939
                );
940
        ram_block1a39 : cycloneive_ram_block
941
                WITH (
942
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
943
                        CLK0_INPUT_CLOCK_ENABLE = "none",
944
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
945
                        CONNECTIVITY_CHECKING = "OFF",
946
                        INIT_FILE = "program.mif",
947
                        INIT_FILE_LAYOUT = "port_a",
948
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
949
                        OPERATION_MODE = "rom",
950
                        PORT_A_ADDRESS_CLEAR = "none",
951
                        PORT_A_ADDRESS_WIDTH = 13,
952
                        PORT_A_DATA_OUT_CLEAR = "none",
953
                        PORT_A_DATA_OUT_CLOCK = "clock0",
954
                        PORT_A_DATA_WIDTH = 1,
955
                        PORT_A_FIRST_ADDRESS = 8192,
956
                        PORT_A_FIRST_BIT_NUMBER = 7,
957
                        PORT_A_LAST_ADDRESS = 16383,
958
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
959
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
960
                        POWER_UP_UNINITIALIZED = "false",
961
                        RAM_BLOCK_TYPE = "AUTO"
962
                );
963
        ram_block1a40 : cycloneive_ram_block
964
                WITH (
965
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
966
                        CLK0_INPUT_CLOCK_ENABLE = "none",
967
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
968
                        CONNECTIVITY_CHECKING = "OFF",
969
                        INIT_FILE = "program.mif",
970
                        INIT_FILE_LAYOUT = "port_a",
971
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
972
                        OPERATION_MODE = "rom",
973
                        PORT_A_ADDRESS_CLEAR = "none",
974
                        PORT_A_ADDRESS_WIDTH = 13,
975
                        PORT_A_DATA_OUT_CLEAR = "none",
976
                        PORT_A_DATA_OUT_CLOCK = "clock0",
977
                        PORT_A_DATA_WIDTH = 1,
978
                        PORT_A_FIRST_ADDRESS = 8192,
979
                        PORT_A_FIRST_BIT_NUMBER = 8,
980
                        PORT_A_LAST_ADDRESS = 16383,
981
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
982
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
983
                        POWER_UP_UNINITIALIZED = "false",
984
                        RAM_BLOCK_TYPE = "AUTO"
985
                );
986
        ram_block1a41 : cycloneive_ram_block
987
                WITH (
988
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
989
                        CLK0_INPUT_CLOCK_ENABLE = "none",
990
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
991
                        CONNECTIVITY_CHECKING = "OFF",
992
                        INIT_FILE = "program.mif",
993
                        INIT_FILE_LAYOUT = "port_a",
994
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
995
                        OPERATION_MODE = "rom",
996
                        PORT_A_ADDRESS_CLEAR = "none",
997
                        PORT_A_ADDRESS_WIDTH = 13,
998
                        PORT_A_DATA_OUT_CLEAR = "none",
999
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1000
                        PORT_A_DATA_WIDTH = 1,
1001
                        PORT_A_FIRST_ADDRESS = 8192,
1002
                        PORT_A_FIRST_BIT_NUMBER = 9,
1003
                        PORT_A_LAST_ADDRESS = 16383,
1004
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1005
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1006
                        POWER_UP_UNINITIALIZED = "false",
1007
                        RAM_BLOCK_TYPE = "AUTO"
1008
                );
1009
        ram_block1a42 : cycloneive_ram_block
1010
                WITH (
1011
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1012
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1013
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1014
                        CONNECTIVITY_CHECKING = "OFF",
1015
                        INIT_FILE = "program.mif",
1016
                        INIT_FILE_LAYOUT = "port_a",
1017
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1018
                        OPERATION_MODE = "rom",
1019
                        PORT_A_ADDRESS_CLEAR = "none",
1020
                        PORT_A_ADDRESS_WIDTH = 13,
1021
                        PORT_A_DATA_OUT_CLEAR = "none",
1022
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1023
                        PORT_A_DATA_WIDTH = 1,
1024
                        PORT_A_FIRST_ADDRESS = 8192,
1025
                        PORT_A_FIRST_BIT_NUMBER = 10,
1026
                        PORT_A_LAST_ADDRESS = 16383,
1027
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1028
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1029
                        POWER_UP_UNINITIALIZED = "false",
1030
                        RAM_BLOCK_TYPE = "AUTO"
1031
                );
1032
        ram_block1a43 : cycloneive_ram_block
1033
                WITH (
1034
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1035
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1036
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1037
                        CONNECTIVITY_CHECKING = "OFF",
1038
                        INIT_FILE = "program.mif",
1039
                        INIT_FILE_LAYOUT = "port_a",
1040
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1041
                        OPERATION_MODE = "rom",
1042
                        PORT_A_ADDRESS_CLEAR = "none",
1043
                        PORT_A_ADDRESS_WIDTH = 13,
1044
                        PORT_A_DATA_OUT_CLEAR = "none",
1045
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1046
                        PORT_A_DATA_WIDTH = 1,
1047
                        PORT_A_FIRST_ADDRESS = 8192,
1048
                        PORT_A_FIRST_BIT_NUMBER = 11,
1049
                        PORT_A_LAST_ADDRESS = 16383,
1050
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1051
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1052
                        POWER_UP_UNINITIALIZED = "false",
1053
                        RAM_BLOCK_TYPE = "AUTO"
1054
                );
1055
        ram_block1a44 : cycloneive_ram_block
1056
                WITH (
1057
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1058
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1059
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1060
                        CONNECTIVITY_CHECKING = "OFF",
1061
                        INIT_FILE = "program.mif",
1062
                        INIT_FILE_LAYOUT = "port_a",
1063
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1064
                        OPERATION_MODE = "rom",
1065
                        PORT_A_ADDRESS_CLEAR = "none",
1066
                        PORT_A_ADDRESS_WIDTH = 13,
1067
                        PORT_A_DATA_OUT_CLEAR = "none",
1068
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1069
                        PORT_A_DATA_WIDTH = 1,
1070
                        PORT_A_FIRST_ADDRESS = 8192,
1071
                        PORT_A_FIRST_BIT_NUMBER = 12,
1072
                        PORT_A_LAST_ADDRESS = 16383,
1073
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1074
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1075
                        POWER_UP_UNINITIALIZED = "false",
1076
                        RAM_BLOCK_TYPE = "AUTO"
1077
                );
1078
        ram_block1a45 : cycloneive_ram_block
1079
                WITH (
1080
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1081
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1082
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1083
                        CONNECTIVITY_CHECKING = "OFF",
1084
                        INIT_FILE = "program.mif",
1085
                        INIT_FILE_LAYOUT = "port_a",
1086
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1087
                        OPERATION_MODE = "rom",
1088
                        PORT_A_ADDRESS_CLEAR = "none",
1089
                        PORT_A_ADDRESS_WIDTH = 13,
1090
                        PORT_A_DATA_OUT_CLEAR = "none",
1091
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1092
                        PORT_A_DATA_WIDTH = 1,
1093
                        PORT_A_FIRST_ADDRESS = 8192,
1094
                        PORT_A_FIRST_BIT_NUMBER = 13,
1095
                        PORT_A_LAST_ADDRESS = 16383,
1096
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1097
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1098
                        POWER_UP_UNINITIALIZED = "false",
1099
                        RAM_BLOCK_TYPE = "AUTO"
1100
                );
1101
        ram_block1a46 : cycloneive_ram_block
1102
                WITH (
1103
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1104
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1105
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1106
                        CONNECTIVITY_CHECKING = "OFF",
1107
                        INIT_FILE = "program.mif",
1108
                        INIT_FILE_LAYOUT = "port_a",
1109
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1110
                        OPERATION_MODE = "rom",
1111
                        PORT_A_ADDRESS_CLEAR = "none",
1112
                        PORT_A_ADDRESS_WIDTH = 13,
1113
                        PORT_A_DATA_OUT_CLEAR = "none",
1114
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1115
                        PORT_A_DATA_WIDTH = 1,
1116
                        PORT_A_FIRST_ADDRESS = 8192,
1117
                        PORT_A_FIRST_BIT_NUMBER = 14,
1118
                        PORT_A_LAST_ADDRESS = 16383,
1119
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1120
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1121
                        POWER_UP_UNINITIALIZED = "false",
1122
                        RAM_BLOCK_TYPE = "AUTO"
1123
                );
1124
        ram_block1a47 : cycloneive_ram_block
1125
                WITH (
1126
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1127
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1128
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1129
                        CONNECTIVITY_CHECKING = "OFF",
1130
                        INIT_FILE = "program.mif",
1131
                        INIT_FILE_LAYOUT = "port_a",
1132
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1133
                        OPERATION_MODE = "rom",
1134
                        PORT_A_ADDRESS_CLEAR = "none",
1135
                        PORT_A_ADDRESS_WIDTH = 13,
1136
                        PORT_A_DATA_OUT_CLEAR = "none",
1137
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1138
                        PORT_A_DATA_WIDTH = 1,
1139
                        PORT_A_FIRST_ADDRESS = 8192,
1140
                        PORT_A_FIRST_BIT_NUMBER = 15,
1141
                        PORT_A_LAST_ADDRESS = 16383,
1142
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1143
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1144
                        POWER_UP_UNINITIALIZED = "false",
1145
                        RAM_BLOCK_TYPE = "AUTO"
1146
                );
1147
        ram_block1a48 : cycloneive_ram_block
1148
                WITH (
1149
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1150
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1151
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1152
                        CONNECTIVITY_CHECKING = "OFF",
1153
                        INIT_FILE = "program.mif",
1154
                        INIT_FILE_LAYOUT = "port_a",
1155
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1156
                        OPERATION_MODE = "rom",
1157
                        PORT_A_ADDRESS_CLEAR = "none",
1158
                        PORT_A_ADDRESS_WIDTH = 13,
1159
                        PORT_A_DATA_OUT_CLEAR = "none",
1160
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1161
                        PORT_A_DATA_WIDTH = 1,
1162
                        PORT_A_FIRST_ADDRESS = 8192,
1163
                        PORT_A_FIRST_BIT_NUMBER = 16,
1164
                        PORT_A_LAST_ADDRESS = 16383,
1165
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1166
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1167
                        POWER_UP_UNINITIALIZED = "false",
1168
                        RAM_BLOCK_TYPE = "AUTO"
1169
                );
1170
        ram_block1a49 : cycloneive_ram_block
1171
                WITH (
1172
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1173
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1174
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1175
                        CONNECTIVITY_CHECKING = "OFF",
1176
                        INIT_FILE = "program.mif",
1177
                        INIT_FILE_LAYOUT = "port_a",
1178
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1179
                        OPERATION_MODE = "rom",
1180
                        PORT_A_ADDRESS_CLEAR = "none",
1181
                        PORT_A_ADDRESS_WIDTH = 13,
1182
                        PORT_A_DATA_OUT_CLEAR = "none",
1183
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1184
                        PORT_A_DATA_WIDTH = 1,
1185
                        PORT_A_FIRST_ADDRESS = 8192,
1186
                        PORT_A_FIRST_BIT_NUMBER = 17,
1187
                        PORT_A_LAST_ADDRESS = 16383,
1188
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1189
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1190
                        POWER_UP_UNINITIALIZED = "false",
1191
                        RAM_BLOCK_TYPE = "AUTO"
1192
                );
1193
        ram_block1a50 : cycloneive_ram_block
1194
                WITH (
1195
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1196
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1197
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1198
                        CONNECTIVITY_CHECKING = "OFF",
1199
                        INIT_FILE = "program.mif",
1200
                        INIT_FILE_LAYOUT = "port_a",
1201
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1202
                        OPERATION_MODE = "rom",
1203
                        PORT_A_ADDRESS_CLEAR = "none",
1204
                        PORT_A_ADDRESS_WIDTH = 13,
1205
                        PORT_A_DATA_OUT_CLEAR = "none",
1206
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1207
                        PORT_A_DATA_WIDTH = 1,
1208
                        PORT_A_FIRST_ADDRESS = 8192,
1209
                        PORT_A_FIRST_BIT_NUMBER = 18,
1210
                        PORT_A_LAST_ADDRESS = 16383,
1211
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1212
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1213
                        POWER_UP_UNINITIALIZED = "false",
1214
                        RAM_BLOCK_TYPE = "AUTO"
1215
                );
1216
        ram_block1a51 : cycloneive_ram_block
1217
                WITH (
1218
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1219
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1220
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1221
                        CONNECTIVITY_CHECKING = "OFF",
1222
                        INIT_FILE = "program.mif",
1223
                        INIT_FILE_LAYOUT = "port_a",
1224
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1225
                        OPERATION_MODE = "rom",
1226
                        PORT_A_ADDRESS_CLEAR = "none",
1227
                        PORT_A_ADDRESS_WIDTH = 13,
1228
                        PORT_A_DATA_OUT_CLEAR = "none",
1229
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1230
                        PORT_A_DATA_WIDTH = 1,
1231
                        PORT_A_FIRST_ADDRESS = 8192,
1232
                        PORT_A_FIRST_BIT_NUMBER = 19,
1233
                        PORT_A_LAST_ADDRESS = 16383,
1234
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1235
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1236
                        POWER_UP_UNINITIALIZED = "false",
1237
                        RAM_BLOCK_TYPE = "AUTO"
1238
                );
1239
        ram_block1a52 : cycloneive_ram_block
1240
                WITH (
1241
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1242
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1243
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1244
                        CONNECTIVITY_CHECKING = "OFF",
1245
                        INIT_FILE = "program.mif",
1246
                        INIT_FILE_LAYOUT = "port_a",
1247
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1248
                        OPERATION_MODE = "rom",
1249
                        PORT_A_ADDRESS_CLEAR = "none",
1250
                        PORT_A_ADDRESS_WIDTH = 13,
1251
                        PORT_A_DATA_OUT_CLEAR = "none",
1252
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1253
                        PORT_A_DATA_WIDTH = 1,
1254
                        PORT_A_FIRST_ADDRESS = 8192,
1255
                        PORT_A_FIRST_BIT_NUMBER = 20,
1256
                        PORT_A_LAST_ADDRESS = 16383,
1257
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1258
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1259
                        POWER_UP_UNINITIALIZED = "false",
1260
                        RAM_BLOCK_TYPE = "AUTO"
1261
                );
1262
        ram_block1a53 : cycloneive_ram_block
1263
                WITH (
1264
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1265
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1266
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1267
                        CONNECTIVITY_CHECKING = "OFF",
1268
                        INIT_FILE = "program.mif",
1269
                        INIT_FILE_LAYOUT = "port_a",
1270
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1271
                        OPERATION_MODE = "rom",
1272
                        PORT_A_ADDRESS_CLEAR = "none",
1273
                        PORT_A_ADDRESS_WIDTH = 13,
1274
                        PORT_A_DATA_OUT_CLEAR = "none",
1275
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1276
                        PORT_A_DATA_WIDTH = 1,
1277
                        PORT_A_FIRST_ADDRESS = 8192,
1278
                        PORT_A_FIRST_BIT_NUMBER = 21,
1279
                        PORT_A_LAST_ADDRESS = 16383,
1280
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1281
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1282
                        POWER_UP_UNINITIALIZED = "false",
1283
                        RAM_BLOCK_TYPE = "AUTO"
1284
                );
1285
        ram_block1a54 : cycloneive_ram_block
1286
                WITH (
1287
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1288
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1289
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1290
                        CONNECTIVITY_CHECKING = "OFF",
1291
                        INIT_FILE = "program.mif",
1292
                        INIT_FILE_LAYOUT = "port_a",
1293
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1294
                        OPERATION_MODE = "rom",
1295
                        PORT_A_ADDRESS_CLEAR = "none",
1296
                        PORT_A_ADDRESS_WIDTH = 13,
1297
                        PORT_A_DATA_OUT_CLEAR = "none",
1298
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1299
                        PORT_A_DATA_WIDTH = 1,
1300
                        PORT_A_FIRST_ADDRESS = 8192,
1301
                        PORT_A_FIRST_BIT_NUMBER = 22,
1302
                        PORT_A_LAST_ADDRESS = 16383,
1303
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1304
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1305
                        POWER_UP_UNINITIALIZED = "false",
1306
                        RAM_BLOCK_TYPE = "AUTO"
1307
                );
1308
        ram_block1a55 : cycloneive_ram_block
1309
                WITH (
1310
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1311
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1312
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1313
                        CONNECTIVITY_CHECKING = "OFF",
1314
                        INIT_FILE = "program.mif",
1315
                        INIT_FILE_LAYOUT = "port_a",
1316
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1317
                        OPERATION_MODE = "rom",
1318
                        PORT_A_ADDRESS_CLEAR = "none",
1319
                        PORT_A_ADDRESS_WIDTH = 13,
1320
                        PORT_A_DATA_OUT_CLEAR = "none",
1321
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1322
                        PORT_A_DATA_WIDTH = 1,
1323
                        PORT_A_FIRST_ADDRESS = 8192,
1324
                        PORT_A_FIRST_BIT_NUMBER = 23,
1325
                        PORT_A_LAST_ADDRESS = 16383,
1326
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1327
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1328
                        POWER_UP_UNINITIALIZED = "false",
1329
                        RAM_BLOCK_TYPE = "AUTO"
1330
                );
1331
        ram_block1a56 : cycloneive_ram_block
1332
                WITH (
1333
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1334
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1335
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1336
                        CONNECTIVITY_CHECKING = "OFF",
1337
                        INIT_FILE = "program.mif",
1338
                        INIT_FILE_LAYOUT = "port_a",
1339
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1340
                        OPERATION_MODE = "rom",
1341
                        PORT_A_ADDRESS_CLEAR = "none",
1342
                        PORT_A_ADDRESS_WIDTH = 13,
1343
                        PORT_A_DATA_OUT_CLEAR = "none",
1344
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1345
                        PORT_A_DATA_WIDTH = 1,
1346
                        PORT_A_FIRST_ADDRESS = 8192,
1347
                        PORT_A_FIRST_BIT_NUMBER = 24,
1348
                        PORT_A_LAST_ADDRESS = 16383,
1349
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1350
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1351
                        POWER_UP_UNINITIALIZED = "false",
1352
                        RAM_BLOCK_TYPE = "AUTO"
1353
                );
1354
        ram_block1a57 : cycloneive_ram_block
1355
                WITH (
1356
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1357
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1358
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1359
                        CONNECTIVITY_CHECKING = "OFF",
1360
                        INIT_FILE = "program.mif",
1361
                        INIT_FILE_LAYOUT = "port_a",
1362
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1363
                        OPERATION_MODE = "rom",
1364
                        PORT_A_ADDRESS_CLEAR = "none",
1365
                        PORT_A_ADDRESS_WIDTH = 13,
1366
                        PORT_A_DATA_OUT_CLEAR = "none",
1367
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1368
                        PORT_A_DATA_WIDTH = 1,
1369
                        PORT_A_FIRST_ADDRESS = 8192,
1370
                        PORT_A_FIRST_BIT_NUMBER = 25,
1371
                        PORT_A_LAST_ADDRESS = 16383,
1372
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1373
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1374
                        POWER_UP_UNINITIALIZED = "false",
1375
                        RAM_BLOCK_TYPE = "AUTO"
1376
                );
1377
        ram_block1a58 : cycloneive_ram_block
1378
                WITH (
1379
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1380
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1381
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1382
                        CONNECTIVITY_CHECKING = "OFF",
1383
                        INIT_FILE = "program.mif",
1384
                        INIT_FILE_LAYOUT = "port_a",
1385
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1386
                        OPERATION_MODE = "rom",
1387
                        PORT_A_ADDRESS_CLEAR = "none",
1388
                        PORT_A_ADDRESS_WIDTH = 13,
1389
                        PORT_A_DATA_OUT_CLEAR = "none",
1390
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1391
                        PORT_A_DATA_WIDTH = 1,
1392
                        PORT_A_FIRST_ADDRESS = 8192,
1393
                        PORT_A_FIRST_BIT_NUMBER = 26,
1394
                        PORT_A_LAST_ADDRESS = 16383,
1395
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1396
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1397
                        POWER_UP_UNINITIALIZED = "false",
1398
                        RAM_BLOCK_TYPE = "AUTO"
1399
                );
1400
        ram_block1a59 : cycloneive_ram_block
1401
                WITH (
1402
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1403
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1404
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1405
                        CONNECTIVITY_CHECKING = "OFF",
1406
                        INIT_FILE = "program.mif",
1407
                        INIT_FILE_LAYOUT = "port_a",
1408
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1409
                        OPERATION_MODE = "rom",
1410
                        PORT_A_ADDRESS_CLEAR = "none",
1411
                        PORT_A_ADDRESS_WIDTH = 13,
1412
                        PORT_A_DATA_OUT_CLEAR = "none",
1413
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1414
                        PORT_A_DATA_WIDTH = 1,
1415
                        PORT_A_FIRST_ADDRESS = 8192,
1416
                        PORT_A_FIRST_BIT_NUMBER = 27,
1417
                        PORT_A_LAST_ADDRESS = 16383,
1418
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1419
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1420
                        POWER_UP_UNINITIALIZED = "false",
1421
                        RAM_BLOCK_TYPE = "AUTO"
1422
                );
1423
        ram_block1a60 : cycloneive_ram_block
1424
                WITH (
1425
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1426
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1427
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1428
                        CONNECTIVITY_CHECKING = "OFF",
1429
                        INIT_FILE = "program.mif",
1430
                        INIT_FILE_LAYOUT = "port_a",
1431
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1432
                        OPERATION_MODE = "rom",
1433
                        PORT_A_ADDRESS_CLEAR = "none",
1434
                        PORT_A_ADDRESS_WIDTH = 13,
1435
                        PORT_A_DATA_OUT_CLEAR = "none",
1436
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1437
                        PORT_A_DATA_WIDTH = 1,
1438
                        PORT_A_FIRST_ADDRESS = 8192,
1439
                        PORT_A_FIRST_BIT_NUMBER = 28,
1440
                        PORT_A_LAST_ADDRESS = 16383,
1441
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1442
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1443
                        POWER_UP_UNINITIALIZED = "false",
1444
                        RAM_BLOCK_TYPE = "AUTO"
1445
                );
1446
        ram_block1a61 : cycloneive_ram_block
1447
                WITH (
1448
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1449
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1450
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1451
                        CONNECTIVITY_CHECKING = "OFF",
1452
                        INIT_FILE = "program.mif",
1453
                        INIT_FILE_LAYOUT = "port_a",
1454
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1455
                        OPERATION_MODE = "rom",
1456
                        PORT_A_ADDRESS_CLEAR = "none",
1457
                        PORT_A_ADDRESS_WIDTH = 13,
1458
                        PORT_A_DATA_OUT_CLEAR = "none",
1459
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1460
                        PORT_A_DATA_WIDTH = 1,
1461
                        PORT_A_FIRST_ADDRESS = 8192,
1462
                        PORT_A_FIRST_BIT_NUMBER = 29,
1463
                        PORT_A_LAST_ADDRESS = 16383,
1464
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1465
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1466
                        POWER_UP_UNINITIALIZED = "false",
1467
                        RAM_BLOCK_TYPE = "AUTO"
1468
                );
1469
        ram_block1a62 : cycloneive_ram_block
1470
                WITH (
1471
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1472
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1473
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1474
                        CONNECTIVITY_CHECKING = "OFF",
1475
                        INIT_FILE = "program.mif",
1476
                        INIT_FILE_LAYOUT = "port_a",
1477
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1478
                        OPERATION_MODE = "rom",
1479
                        PORT_A_ADDRESS_CLEAR = "none",
1480
                        PORT_A_ADDRESS_WIDTH = 13,
1481
                        PORT_A_DATA_OUT_CLEAR = "none",
1482
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1483
                        PORT_A_DATA_WIDTH = 1,
1484
                        PORT_A_FIRST_ADDRESS = 8192,
1485
                        PORT_A_FIRST_BIT_NUMBER = 30,
1486
                        PORT_A_LAST_ADDRESS = 16383,
1487
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1488
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1489
                        POWER_UP_UNINITIALIZED = "false",
1490
                        RAM_BLOCK_TYPE = "AUTO"
1491
                );
1492
        ram_block1a63 : cycloneive_ram_block
1493
                WITH (
1494
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1495
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1496
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1497
                        CONNECTIVITY_CHECKING = "OFF",
1498
                        INIT_FILE = "program.mif",
1499
                        INIT_FILE_LAYOUT = "port_a",
1500
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1501
                        OPERATION_MODE = "rom",
1502
                        PORT_A_ADDRESS_CLEAR = "none",
1503
                        PORT_A_ADDRESS_WIDTH = 13,
1504
                        PORT_A_DATA_OUT_CLEAR = "none",
1505
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1506
                        PORT_A_DATA_WIDTH = 1,
1507
                        PORT_A_FIRST_ADDRESS = 8192,
1508
                        PORT_A_FIRST_BIT_NUMBER = 31,
1509
                        PORT_A_LAST_ADDRESS = 16383,
1510
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1511
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1512
                        POWER_UP_UNINITIALIZED = "false",
1513
                        RAM_BLOCK_TYPE = "AUTO"
1514
                );
1515
        ram_block1a64 : cycloneive_ram_block
1516
                WITH (
1517
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1518
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1519
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1520
                        CONNECTIVITY_CHECKING = "OFF",
1521
                        INIT_FILE = "program.mif",
1522
                        INIT_FILE_LAYOUT = "port_a",
1523
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1524
                        OPERATION_MODE = "rom",
1525
                        PORT_A_ADDRESS_CLEAR = "none",
1526
                        PORT_A_ADDRESS_WIDTH = 13,
1527
                        PORT_A_DATA_OUT_CLEAR = "none",
1528
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1529
                        PORT_A_DATA_WIDTH = 1,
1530
                        PORT_A_FIRST_ADDRESS = 16384,
1531
                        PORT_A_FIRST_BIT_NUMBER = 0,
1532
                        PORT_A_LAST_ADDRESS = 24575,
1533
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1534
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1535
                        POWER_UP_UNINITIALIZED = "false",
1536
                        RAM_BLOCK_TYPE = "AUTO"
1537
                );
1538
        ram_block1a65 : cycloneive_ram_block
1539
                WITH (
1540
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1541
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1542
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1543
                        CONNECTIVITY_CHECKING = "OFF",
1544
                        INIT_FILE = "program.mif",
1545
                        INIT_FILE_LAYOUT = "port_a",
1546
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1547
                        OPERATION_MODE = "rom",
1548
                        PORT_A_ADDRESS_CLEAR = "none",
1549
                        PORT_A_ADDRESS_WIDTH = 13,
1550
                        PORT_A_DATA_OUT_CLEAR = "none",
1551
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1552
                        PORT_A_DATA_WIDTH = 1,
1553
                        PORT_A_FIRST_ADDRESS = 16384,
1554
                        PORT_A_FIRST_BIT_NUMBER = 1,
1555
                        PORT_A_LAST_ADDRESS = 24575,
1556
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1557
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1558
                        POWER_UP_UNINITIALIZED = "false",
1559
                        RAM_BLOCK_TYPE = "AUTO"
1560
                );
1561
        ram_block1a66 : cycloneive_ram_block
1562
                WITH (
1563
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1564
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1565
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1566
                        CONNECTIVITY_CHECKING = "OFF",
1567
                        INIT_FILE = "program.mif",
1568
                        INIT_FILE_LAYOUT = "port_a",
1569
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1570
                        OPERATION_MODE = "rom",
1571
                        PORT_A_ADDRESS_CLEAR = "none",
1572
                        PORT_A_ADDRESS_WIDTH = 13,
1573
                        PORT_A_DATA_OUT_CLEAR = "none",
1574
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1575
                        PORT_A_DATA_WIDTH = 1,
1576
                        PORT_A_FIRST_ADDRESS = 16384,
1577
                        PORT_A_FIRST_BIT_NUMBER = 2,
1578
                        PORT_A_LAST_ADDRESS = 24575,
1579
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1580
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1581
                        POWER_UP_UNINITIALIZED = "false",
1582
                        RAM_BLOCK_TYPE = "AUTO"
1583
                );
1584
        ram_block1a67 : cycloneive_ram_block
1585
                WITH (
1586
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1587
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1588
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1589
                        CONNECTIVITY_CHECKING = "OFF",
1590
                        INIT_FILE = "program.mif",
1591
                        INIT_FILE_LAYOUT = "port_a",
1592
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1593
                        OPERATION_MODE = "rom",
1594
                        PORT_A_ADDRESS_CLEAR = "none",
1595
                        PORT_A_ADDRESS_WIDTH = 13,
1596
                        PORT_A_DATA_OUT_CLEAR = "none",
1597
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1598
                        PORT_A_DATA_WIDTH = 1,
1599
                        PORT_A_FIRST_ADDRESS = 16384,
1600
                        PORT_A_FIRST_BIT_NUMBER = 3,
1601
                        PORT_A_LAST_ADDRESS = 24575,
1602
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1603
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1604
                        POWER_UP_UNINITIALIZED = "false",
1605
                        RAM_BLOCK_TYPE = "AUTO"
1606
                );
1607
        ram_block1a68 : cycloneive_ram_block
1608
                WITH (
1609
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1610
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1611
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1612
                        CONNECTIVITY_CHECKING = "OFF",
1613
                        INIT_FILE = "program.mif",
1614
                        INIT_FILE_LAYOUT = "port_a",
1615
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1616
                        OPERATION_MODE = "rom",
1617
                        PORT_A_ADDRESS_CLEAR = "none",
1618
                        PORT_A_ADDRESS_WIDTH = 13,
1619
                        PORT_A_DATA_OUT_CLEAR = "none",
1620
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1621
                        PORT_A_DATA_WIDTH = 1,
1622
                        PORT_A_FIRST_ADDRESS = 16384,
1623
                        PORT_A_FIRST_BIT_NUMBER = 4,
1624
                        PORT_A_LAST_ADDRESS = 24575,
1625
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1626
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1627
                        POWER_UP_UNINITIALIZED = "false",
1628
                        RAM_BLOCK_TYPE = "AUTO"
1629
                );
1630
        ram_block1a69 : cycloneive_ram_block
1631
                WITH (
1632
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1633
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1634
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1635
                        CONNECTIVITY_CHECKING = "OFF",
1636
                        INIT_FILE = "program.mif",
1637
                        INIT_FILE_LAYOUT = "port_a",
1638
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1639
                        OPERATION_MODE = "rom",
1640
                        PORT_A_ADDRESS_CLEAR = "none",
1641
                        PORT_A_ADDRESS_WIDTH = 13,
1642
                        PORT_A_DATA_OUT_CLEAR = "none",
1643
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1644
                        PORT_A_DATA_WIDTH = 1,
1645
                        PORT_A_FIRST_ADDRESS = 16384,
1646
                        PORT_A_FIRST_BIT_NUMBER = 5,
1647
                        PORT_A_LAST_ADDRESS = 24575,
1648
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1649
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1650
                        POWER_UP_UNINITIALIZED = "false",
1651
                        RAM_BLOCK_TYPE = "AUTO"
1652
                );
1653
        ram_block1a70 : cycloneive_ram_block
1654
                WITH (
1655
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1656
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1657
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1658
                        CONNECTIVITY_CHECKING = "OFF",
1659
                        INIT_FILE = "program.mif",
1660
                        INIT_FILE_LAYOUT = "port_a",
1661
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1662
                        OPERATION_MODE = "rom",
1663
                        PORT_A_ADDRESS_CLEAR = "none",
1664
                        PORT_A_ADDRESS_WIDTH = 13,
1665
                        PORT_A_DATA_OUT_CLEAR = "none",
1666
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1667
                        PORT_A_DATA_WIDTH = 1,
1668
                        PORT_A_FIRST_ADDRESS = 16384,
1669
                        PORT_A_FIRST_BIT_NUMBER = 6,
1670
                        PORT_A_LAST_ADDRESS = 24575,
1671
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1672
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1673
                        POWER_UP_UNINITIALIZED = "false",
1674
                        RAM_BLOCK_TYPE = "AUTO"
1675
                );
1676
        ram_block1a71 : cycloneive_ram_block
1677
                WITH (
1678
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1679
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1680
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1681
                        CONNECTIVITY_CHECKING = "OFF",
1682
                        INIT_FILE = "program.mif",
1683
                        INIT_FILE_LAYOUT = "port_a",
1684
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1685
                        OPERATION_MODE = "rom",
1686
                        PORT_A_ADDRESS_CLEAR = "none",
1687
                        PORT_A_ADDRESS_WIDTH = 13,
1688
                        PORT_A_DATA_OUT_CLEAR = "none",
1689
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1690
                        PORT_A_DATA_WIDTH = 1,
1691
                        PORT_A_FIRST_ADDRESS = 16384,
1692
                        PORT_A_FIRST_BIT_NUMBER = 7,
1693
                        PORT_A_LAST_ADDRESS = 24575,
1694
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1695
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1696
                        POWER_UP_UNINITIALIZED = "false",
1697
                        RAM_BLOCK_TYPE = "AUTO"
1698
                );
1699
        ram_block1a72 : cycloneive_ram_block
1700
                WITH (
1701
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1702
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1703
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1704
                        CONNECTIVITY_CHECKING = "OFF",
1705
                        INIT_FILE = "program.mif",
1706
                        INIT_FILE_LAYOUT = "port_a",
1707
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1708
                        OPERATION_MODE = "rom",
1709
                        PORT_A_ADDRESS_CLEAR = "none",
1710
                        PORT_A_ADDRESS_WIDTH = 13,
1711
                        PORT_A_DATA_OUT_CLEAR = "none",
1712
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1713
                        PORT_A_DATA_WIDTH = 1,
1714
                        PORT_A_FIRST_ADDRESS = 16384,
1715
                        PORT_A_FIRST_BIT_NUMBER = 8,
1716
                        PORT_A_LAST_ADDRESS = 24575,
1717
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1718
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1719
                        POWER_UP_UNINITIALIZED = "false",
1720
                        RAM_BLOCK_TYPE = "AUTO"
1721
                );
1722
        ram_block1a73 : cycloneive_ram_block
1723
                WITH (
1724
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1725
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1726
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1727
                        CONNECTIVITY_CHECKING = "OFF",
1728
                        INIT_FILE = "program.mif",
1729
                        INIT_FILE_LAYOUT = "port_a",
1730
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1731
                        OPERATION_MODE = "rom",
1732
                        PORT_A_ADDRESS_CLEAR = "none",
1733
                        PORT_A_ADDRESS_WIDTH = 13,
1734
                        PORT_A_DATA_OUT_CLEAR = "none",
1735
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1736
                        PORT_A_DATA_WIDTH = 1,
1737
                        PORT_A_FIRST_ADDRESS = 16384,
1738
                        PORT_A_FIRST_BIT_NUMBER = 9,
1739
                        PORT_A_LAST_ADDRESS = 24575,
1740
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1741
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1742
                        POWER_UP_UNINITIALIZED = "false",
1743
                        RAM_BLOCK_TYPE = "AUTO"
1744
                );
1745
        ram_block1a74 : cycloneive_ram_block
1746
                WITH (
1747
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1748
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1749
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1750
                        CONNECTIVITY_CHECKING = "OFF",
1751
                        INIT_FILE = "program.mif",
1752
                        INIT_FILE_LAYOUT = "port_a",
1753
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1754
                        OPERATION_MODE = "rom",
1755
                        PORT_A_ADDRESS_CLEAR = "none",
1756
                        PORT_A_ADDRESS_WIDTH = 13,
1757
                        PORT_A_DATA_OUT_CLEAR = "none",
1758
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1759
                        PORT_A_DATA_WIDTH = 1,
1760
                        PORT_A_FIRST_ADDRESS = 16384,
1761
                        PORT_A_FIRST_BIT_NUMBER = 10,
1762
                        PORT_A_LAST_ADDRESS = 24575,
1763
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1764
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1765
                        POWER_UP_UNINITIALIZED = "false",
1766
                        RAM_BLOCK_TYPE = "AUTO"
1767
                );
1768
        ram_block1a75 : cycloneive_ram_block
1769
                WITH (
1770
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1771
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1772
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1773
                        CONNECTIVITY_CHECKING = "OFF",
1774
                        INIT_FILE = "program.mif",
1775
                        INIT_FILE_LAYOUT = "port_a",
1776
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1777
                        OPERATION_MODE = "rom",
1778
                        PORT_A_ADDRESS_CLEAR = "none",
1779
                        PORT_A_ADDRESS_WIDTH = 13,
1780
                        PORT_A_DATA_OUT_CLEAR = "none",
1781
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1782
                        PORT_A_DATA_WIDTH = 1,
1783
                        PORT_A_FIRST_ADDRESS = 16384,
1784
                        PORT_A_FIRST_BIT_NUMBER = 11,
1785
                        PORT_A_LAST_ADDRESS = 24575,
1786
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1787
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1788
                        POWER_UP_UNINITIALIZED = "false",
1789
                        RAM_BLOCK_TYPE = "AUTO"
1790
                );
1791
        ram_block1a76 : cycloneive_ram_block
1792
                WITH (
1793
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1794
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1795
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1796
                        CONNECTIVITY_CHECKING = "OFF",
1797
                        INIT_FILE = "program.mif",
1798
                        INIT_FILE_LAYOUT = "port_a",
1799
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1800
                        OPERATION_MODE = "rom",
1801
                        PORT_A_ADDRESS_CLEAR = "none",
1802
                        PORT_A_ADDRESS_WIDTH = 13,
1803
                        PORT_A_DATA_OUT_CLEAR = "none",
1804
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1805
                        PORT_A_DATA_WIDTH = 1,
1806
                        PORT_A_FIRST_ADDRESS = 16384,
1807
                        PORT_A_FIRST_BIT_NUMBER = 12,
1808
                        PORT_A_LAST_ADDRESS = 24575,
1809
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1810
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1811
                        POWER_UP_UNINITIALIZED = "false",
1812
                        RAM_BLOCK_TYPE = "AUTO"
1813
                );
1814
        ram_block1a77 : cycloneive_ram_block
1815
                WITH (
1816
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1817
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1818
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1819
                        CONNECTIVITY_CHECKING = "OFF",
1820
                        INIT_FILE = "program.mif",
1821
                        INIT_FILE_LAYOUT = "port_a",
1822
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1823
                        OPERATION_MODE = "rom",
1824
                        PORT_A_ADDRESS_CLEAR = "none",
1825
                        PORT_A_ADDRESS_WIDTH = 13,
1826
                        PORT_A_DATA_OUT_CLEAR = "none",
1827
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1828
                        PORT_A_DATA_WIDTH = 1,
1829
                        PORT_A_FIRST_ADDRESS = 16384,
1830
                        PORT_A_FIRST_BIT_NUMBER = 13,
1831
                        PORT_A_LAST_ADDRESS = 24575,
1832
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1833
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1834
                        POWER_UP_UNINITIALIZED = "false",
1835
                        RAM_BLOCK_TYPE = "AUTO"
1836
                );
1837
        ram_block1a78 : cycloneive_ram_block
1838
                WITH (
1839
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1840
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1841
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1842
                        CONNECTIVITY_CHECKING = "OFF",
1843
                        INIT_FILE = "program.mif",
1844
                        INIT_FILE_LAYOUT = "port_a",
1845
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1846
                        OPERATION_MODE = "rom",
1847
                        PORT_A_ADDRESS_CLEAR = "none",
1848
                        PORT_A_ADDRESS_WIDTH = 13,
1849
                        PORT_A_DATA_OUT_CLEAR = "none",
1850
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1851
                        PORT_A_DATA_WIDTH = 1,
1852
                        PORT_A_FIRST_ADDRESS = 16384,
1853
                        PORT_A_FIRST_BIT_NUMBER = 14,
1854
                        PORT_A_LAST_ADDRESS = 24575,
1855
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1856
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1857
                        POWER_UP_UNINITIALIZED = "false",
1858
                        RAM_BLOCK_TYPE = "AUTO"
1859
                );
1860
        ram_block1a79 : cycloneive_ram_block
1861
                WITH (
1862
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1863
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1864
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1865
                        CONNECTIVITY_CHECKING = "OFF",
1866
                        INIT_FILE = "program.mif",
1867
                        INIT_FILE_LAYOUT = "port_a",
1868
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1869
                        OPERATION_MODE = "rom",
1870
                        PORT_A_ADDRESS_CLEAR = "none",
1871
                        PORT_A_ADDRESS_WIDTH = 13,
1872
                        PORT_A_DATA_OUT_CLEAR = "none",
1873
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1874
                        PORT_A_DATA_WIDTH = 1,
1875
                        PORT_A_FIRST_ADDRESS = 16384,
1876
                        PORT_A_FIRST_BIT_NUMBER = 15,
1877
                        PORT_A_LAST_ADDRESS = 24575,
1878
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1879
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1880
                        POWER_UP_UNINITIALIZED = "false",
1881
                        RAM_BLOCK_TYPE = "AUTO"
1882
                );
1883
        ram_block1a80 : cycloneive_ram_block
1884
                WITH (
1885
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1886
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1887
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1888
                        CONNECTIVITY_CHECKING = "OFF",
1889
                        INIT_FILE = "program.mif",
1890
                        INIT_FILE_LAYOUT = "port_a",
1891
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1892
                        OPERATION_MODE = "rom",
1893
                        PORT_A_ADDRESS_CLEAR = "none",
1894
                        PORT_A_ADDRESS_WIDTH = 13,
1895
                        PORT_A_DATA_OUT_CLEAR = "none",
1896
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1897
                        PORT_A_DATA_WIDTH = 1,
1898
                        PORT_A_FIRST_ADDRESS = 16384,
1899
                        PORT_A_FIRST_BIT_NUMBER = 16,
1900
                        PORT_A_LAST_ADDRESS = 24575,
1901
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1902
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1903
                        POWER_UP_UNINITIALIZED = "false",
1904
                        RAM_BLOCK_TYPE = "AUTO"
1905
                );
1906
        ram_block1a81 : cycloneive_ram_block
1907
                WITH (
1908
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1909
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1910
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1911
                        CONNECTIVITY_CHECKING = "OFF",
1912
                        INIT_FILE = "program.mif",
1913
                        INIT_FILE_LAYOUT = "port_a",
1914
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1915
                        OPERATION_MODE = "rom",
1916
                        PORT_A_ADDRESS_CLEAR = "none",
1917
                        PORT_A_ADDRESS_WIDTH = 13,
1918
                        PORT_A_DATA_OUT_CLEAR = "none",
1919
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1920
                        PORT_A_DATA_WIDTH = 1,
1921
                        PORT_A_FIRST_ADDRESS = 16384,
1922
                        PORT_A_FIRST_BIT_NUMBER = 17,
1923
                        PORT_A_LAST_ADDRESS = 24575,
1924
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1925
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1926
                        POWER_UP_UNINITIALIZED = "false",
1927
                        RAM_BLOCK_TYPE = "AUTO"
1928
                );
1929
        ram_block1a82 : cycloneive_ram_block
1930
                WITH (
1931
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1932
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1933
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1934
                        CONNECTIVITY_CHECKING = "OFF",
1935
                        INIT_FILE = "program.mif",
1936
                        INIT_FILE_LAYOUT = "port_a",
1937
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1938
                        OPERATION_MODE = "rom",
1939
                        PORT_A_ADDRESS_CLEAR = "none",
1940
                        PORT_A_ADDRESS_WIDTH = 13,
1941
                        PORT_A_DATA_OUT_CLEAR = "none",
1942
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1943
                        PORT_A_DATA_WIDTH = 1,
1944
                        PORT_A_FIRST_ADDRESS = 16384,
1945
                        PORT_A_FIRST_BIT_NUMBER = 18,
1946
                        PORT_A_LAST_ADDRESS = 24575,
1947
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1948
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1949
                        POWER_UP_UNINITIALIZED = "false",
1950
                        RAM_BLOCK_TYPE = "AUTO"
1951
                );
1952
        ram_block1a83 : cycloneive_ram_block
1953
                WITH (
1954
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1955
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1956
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1957
                        CONNECTIVITY_CHECKING = "OFF",
1958
                        INIT_FILE = "program.mif",
1959
                        INIT_FILE_LAYOUT = "port_a",
1960
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1961
                        OPERATION_MODE = "rom",
1962
                        PORT_A_ADDRESS_CLEAR = "none",
1963
                        PORT_A_ADDRESS_WIDTH = 13,
1964
                        PORT_A_DATA_OUT_CLEAR = "none",
1965
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1966
                        PORT_A_DATA_WIDTH = 1,
1967
                        PORT_A_FIRST_ADDRESS = 16384,
1968
                        PORT_A_FIRST_BIT_NUMBER = 19,
1969
                        PORT_A_LAST_ADDRESS = 24575,
1970
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1971
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1972
                        POWER_UP_UNINITIALIZED = "false",
1973
                        RAM_BLOCK_TYPE = "AUTO"
1974
                );
1975
        ram_block1a84 : cycloneive_ram_block
1976
                WITH (
1977
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
1978
                        CLK0_INPUT_CLOCK_ENABLE = "none",
1979
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
1980
                        CONNECTIVITY_CHECKING = "OFF",
1981
                        INIT_FILE = "program.mif",
1982
                        INIT_FILE_LAYOUT = "port_a",
1983
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
1984
                        OPERATION_MODE = "rom",
1985
                        PORT_A_ADDRESS_CLEAR = "none",
1986
                        PORT_A_ADDRESS_WIDTH = 13,
1987
                        PORT_A_DATA_OUT_CLEAR = "none",
1988
                        PORT_A_DATA_OUT_CLOCK = "clock0",
1989
                        PORT_A_DATA_WIDTH = 1,
1990
                        PORT_A_FIRST_ADDRESS = 16384,
1991
                        PORT_A_FIRST_BIT_NUMBER = 20,
1992
                        PORT_A_LAST_ADDRESS = 24575,
1993
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
1994
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
1995
                        POWER_UP_UNINITIALIZED = "false",
1996
                        RAM_BLOCK_TYPE = "AUTO"
1997
                );
1998
        ram_block1a85 : cycloneive_ram_block
1999
                WITH (
2000
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2001
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2002
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2003
                        CONNECTIVITY_CHECKING = "OFF",
2004
                        INIT_FILE = "program.mif",
2005
                        INIT_FILE_LAYOUT = "port_a",
2006
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2007
                        OPERATION_MODE = "rom",
2008
                        PORT_A_ADDRESS_CLEAR = "none",
2009
                        PORT_A_ADDRESS_WIDTH = 13,
2010
                        PORT_A_DATA_OUT_CLEAR = "none",
2011
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2012
                        PORT_A_DATA_WIDTH = 1,
2013
                        PORT_A_FIRST_ADDRESS = 16384,
2014
                        PORT_A_FIRST_BIT_NUMBER = 21,
2015
                        PORT_A_LAST_ADDRESS = 24575,
2016
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2017
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2018
                        POWER_UP_UNINITIALIZED = "false",
2019
                        RAM_BLOCK_TYPE = "AUTO"
2020
                );
2021
        ram_block1a86 : cycloneive_ram_block
2022
                WITH (
2023
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2024
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2025
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2026
                        CONNECTIVITY_CHECKING = "OFF",
2027
                        INIT_FILE = "program.mif",
2028
                        INIT_FILE_LAYOUT = "port_a",
2029
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2030
                        OPERATION_MODE = "rom",
2031
                        PORT_A_ADDRESS_CLEAR = "none",
2032
                        PORT_A_ADDRESS_WIDTH = 13,
2033
                        PORT_A_DATA_OUT_CLEAR = "none",
2034
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2035
                        PORT_A_DATA_WIDTH = 1,
2036
                        PORT_A_FIRST_ADDRESS = 16384,
2037
                        PORT_A_FIRST_BIT_NUMBER = 22,
2038
                        PORT_A_LAST_ADDRESS = 24575,
2039
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2040
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2041
                        POWER_UP_UNINITIALIZED = "false",
2042
                        RAM_BLOCK_TYPE = "AUTO"
2043
                );
2044
        ram_block1a87 : cycloneive_ram_block
2045
                WITH (
2046
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2047
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2048
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2049
                        CONNECTIVITY_CHECKING = "OFF",
2050
                        INIT_FILE = "program.mif",
2051
                        INIT_FILE_LAYOUT = "port_a",
2052
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2053
                        OPERATION_MODE = "rom",
2054
                        PORT_A_ADDRESS_CLEAR = "none",
2055
                        PORT_A_ADDRESS_WIDTH = 13,
2056
                        PORT_A_DATA_OUT_CLEAR = "none",
2057
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2058
                        PORT_A_DATA_WIDTH = 1,
2059
                        PORT_A_FIRST_ADDRESS = 16384,
2060
                        PORT_A_FIRST_BIT_NUMBER = 23,
2061
                        PORT_A_LAST_ADDRESS = 24575,
2062
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2063
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2064
                        POWER_UP_UNINITIALIZED = "false",
2065
                        RAM_BLOCK_TYPE = "AUTO"
2066
                );
2067
        ram_block1a88 : cycloneive_ram_block
2068
                WITH (
2069
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2070
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2071
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2072
                        CONNECTIVITY_CHECKING = "OFF",
2073
                        INIT_FILE = "program.mif",
2074
                        INIT_FILE_LAYOUT = "port_a",
2075
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2076
                        OPERATION_MODE = "rom",
2077
                        PORT_A_ADDRESS_CLEAR = "none",
2078
                        PORT_A_ADDRESS_WIDTH = 13,
2079
                        PORT_A_DATA_OUT_CLEAR = "none",
2080
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2081
                        PORT_A_DATA_WIDTH = 1,
2082
                        PORT_A_FIRST_ADDRESS = 16384,
2083
                        PORT_A_FIRST_BIT_NUMBER = 24,
2084
                        PORT_A_LAST_ADDRESS = 24575,
2085
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2086
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2087
                        POWER_UP_UNINITIALIZED = "false",
2088
                        RAM_BLOCK_TYPE = "AUTO"
2089
                );
2090
        ram_block1a89 : cycloneive_ram_block
2091
                WITH (
2092
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2093
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2094
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2095
                        CONNECTIVITY_CHECKING = "OFF",
2096
                        INIT_FILE = "program.mif",
2097
                        INIT_FILE_LAYOUT = "port_a",
2098
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2099
                        OPERATION_MODE = "rom",
2100
                        PORT_A_ADDRESS_CLEAR = "none",
2101
                        PORT_A_ADDRESS_WIDTH = 13,
2102
                        PORT_A_DATA_OUT_CLEAR = "none",
2103
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2104
                        PORT_A_DATA_WIDTH = 1,
2105
                        PORT_A_FIRST_ADDRESS = 16384,
2106
                        PORT_A_FIRST_BIT_NUMBER = 25,
2107
                        PORT_A_LAST_ADDRESS = 24575,
2108
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2109
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2110
                        POWER_UP_UNINITIALIZED = "false",
2111
                        RAM_BLOCK_TYPE = "AUTO"
2112
                );
2113
        ram_block1a90 : cycloneive_ram_block
2114
                WITH (
2115
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2116
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2117
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2118
                        CONNECTIVITY_CHECKING = "OFF",
2119
                        INIT_FILE = "program.mif",
2120
                        INIT_FILE_LAYOUT = "port_a",
2121
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2122
                        OPERATION_MODE = "rom",
2123
                        PORT_A_ADDRESS_CLEAR = "none",
2124
                        PORT_A_ADDRESS_WIDTH = 13,
2125
                        PORT_A_DATA_OUT_CLEAR = "none",
2126
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2127
                        PORT_A_DATA_WIDTH = 1,
2128
                        PORT_A_FIRST_ADDRESS = 16384,
2129
                        PORT_A_FIRST_BIT_NUMBER = 26,
2130
                        PORT_A_LAST_ADDRESS = 24575,
2131
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2132
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2133
                        POWER_UP_UNINITIALIZED = "false",
2134
                        RAM_BLOCK_TYPE = "AUTO"
2135
                );
2136
        ram_block1a91 : cycloneive_ram_block
2137
                WITH (
2138
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2139
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2140
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2141
                        CONNECTIVITY_CHECKING = "OFF",
2142
                        INIT_FILE = "program.mif",
2143
                        INIT_FILE_LAYOUT = "port_a",
2144
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2145
                        OPERATION_MODE = "rom",
2146
                        PORT_A_ADDRESS_CLEAR = "none",
2147
                        PORT_A_ADDRESS_WIDTH = 13,
2148
                        PORT_A_DATA_OUT_CLEAR = "none",
2149
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2150
                        PORT_A_DATA_WIDTH = 1,
2151
                        PORT_A_FIRST_ADDRESS = 16384,
2152
                        PORT_A_FIRST_BIT_NUMBER = 27,
2153
                        PORT_A_LAST_ADDRESS = 24575,
2154
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2155
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2156
                        POWER_UP_UNINITIALIZED = "false",
2157
                        RAM_BLOCK_TYPE = "AUTO"
2158
                );
2159
        ram_block1a92 : cycloneive_ram_block
2160
                WITH (
2161
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2162
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2163
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2164
                        CONNECTIVITY_CHECKING = "OFF",
2165
                        INIT_FILE = "program.mif",
2166
                        INIT_FILE_LAYOUT = "port_a",
2167
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2168
                        OPERATION_MODE = "rom",
2169
                        PORT_A_ADDRESS_CLEAR = "none",
2170
                        PORT_A_ADDRESS_WIDTH = 13,
2171
                        PORT_A_DATA_OUT_CLEAR = "none",
2172
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2173
                        PORT_A_DATA_WIDTH = 1,
2174
                        PORT_A_FIRST_ADDRESS = 16384,
2175
                        PORT_A_FIRST_BIT_NUMBER = 28,
2176
                        PORT_A_LAST_ADDRESS = 24575,
2177
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2178
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2179
                        POWER_UP_UNINITIALIZED = "false",
2180
                        RAM_BLOCK_TYPE = "AUTO"
2181
                );
2182
        ram_block1a93 : cycloneive_ram_block
2183
                WITH (
2184
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2185
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2186
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2187
                        CONNECTIVITY_CHECKING = "OFF",
2188
                        INIT_FILE = "program.mif",
2189
                        INIT_FILE_LAYOUT = "port_a",
2190
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2191
                        OPERATION_MODE = "rom",
2192
                        PORT_A_ADDRESS_CLEAR = "none",
2193
                        PORT_A_ADDRESS_WIDTH = 13,
2194
                        PORT_A_DATA_OUT_CLEAR = "none",
2195
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2196
                        PORT_A_DATA_WIDTH = 1,
2197
                        PORT_A_FIRST_ADDRESS = 16384,
2198
                        PORT_A_FIRST_BIT_NUMBER = 29,
2199
                        PORT_A_LAST_ADDRESS = 24575,
2200
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2201
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2202
                        POWER_UP_UNINITIALIZED = "false",
2203
                        RAM_BLOCK_TYPE = "AUTO"
2204
                );
2205
        ram_block1a94 : cycloneive_ram_block
2206
                WITH (
2207
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2208
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2209
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2210
                        CONNECTIVITY_CHECKING = "OFF",
2211
                        INIT_FILE = "program.mif",
2212
                        INIT_FILE_LAYOUT = "port_a",
2213
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2214
                        OPERATION_MODE = "rom",
2215
                        PORT_A_ADDRESS_CLEAR = "none",
2216
                        PORT_A_ADDRESS_WIDTH = 13,
2217
                        PORT_A_DATA_OUT_CLEAR = "none",
2218
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2219
                        PORT_A_DATA_WIDTH = 1,
2220
                        PORT_A_FIRST_ADDRESS = 16384,
2221
                        PORT_A_FIRST_BIT_NUMBER = 30,
2222
                        PORT_A_LAST_ADDRESS = 24575,
2223
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2224
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2225
                        POWER_UP_UNINITIALIZED = "false",
2226
                        RAM_BLOCK_TYPE = "AUTO"
2227
                );
2228
        ram_block1a95 : cycloneive_ram_block
2229
                WITH (
2230
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2231
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2232
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2233
                        CONNECTIVITY_CHECKING = "OFF",
2234
                        INIT_FILE = "program.mif",
2235
                        INIT_FILE_LAYOUT = "port_a",
2236
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2237
                        OPERATION_MODE = "rom",
2238
                        PORT_A_ADDRESS_CLEAR = "none",
2239
                        PORT_A_ADDRESS_WIDTH = 13,
2240
                        PORT_A_DATA_OUT_CLEAR = "none",
2241
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2242
                        PORT_A_DATA_WIDTH = 1,
2243
                        PORT_A_FIRST_ADDRESS = 16384,
2244
                        PORT_A_FIRST_BIT_NUMBER = 31,
2245
                        PORT_A_LAST_ADDRESS = 24575,
2246
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2247
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2248
                        POWER_UP_UNINITIALIZED = "false",
2249
                        RAM_BLOCK_TYPE = "AUTO"
2250
                );
2251
        ram_block1a96 : cycloneive_ram_block
2252
                WITH (
2253
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2254
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2255
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2256
                        CONNECTIVITY_CHECKING = "OFF",
2257
                        INIT_FILE = "program.mif",
2258
                        INIT_FILE_LAYOUT = "port_a",
2259
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2260
                        OPERATION_MODE = "rom",
2261
                        PORT_A_ADDRESS_CLEAR = "none",
2262
                        PORT_A_ADDRESS_WIDTH = 13,
2263
                        PORT_A_DATA_OUT_CLEAR = "none",
2264
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2265
                        PORT_A_DATA_WIDTH = 1,
2266
                        PORT_A_FIRST_ADDRESS = 24576,
2267
                        PORT_A_FIRST_BIT_NUMBER = 0,
2268
                        PORT_A_LAST_ADDRESS = 32767,
2269
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2270
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2271
                        POWER_UP_UNINITIALIZED = "false",
2272
                        RAM_BLOCK_TYPE = "AUTO"
2273
                );
2274
        ram_block1a97 : cycloneive_ram_block
2275
                WITH (
2276
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2277
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2278
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2279
                        CONNECTIVITY_CHECKING = "OFF",
2280
                        INIT_FILE = "program.mif",
2281
                        INIT_FILE_LAYOUT = "port_a",
2282
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2283
                        OPERATION_MODE = "rom",
2284
                        PORT_A_ADDRESS_CLEAR = "none",
2285
                        PORT_A_ADDRESS_WIDTH = 13,
2286
                        PORT_A_DATA_OUT_CLEAR = "none",
2287
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2288
                        PORT_A_DATA_WIDTH = 1,
2289
                        PORT_A_FIRST_ADDRESS = 24576,
2290
                        PORT_A_FIRST_BIT_NUMBER = 1,
2291
                        PORT_A_LAST_ADDRESS = 32767,
2292
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2293
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2294
                        POWER_UP_UNINITIALIZED = "false",
2295
                        RAM_BLOCK_TYPE = "AUTO"
2296
                );
2297
        ram_block1a98 : cycloneive_ram_block
2298
                WITH (
2299
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2300
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2301
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2302
                        CONNECTIVITY_CHECKING = "OFF",
2303
                        INIT_FILE = "program.mif",
2304
                        INIT_FILE_LAYOUT = "port_a",
2305
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2306
                        OPERATION_MODE = "rom",
2307
                        PORT_A_ADDRESS_CLEAR = "none",
2308
                        PORT_A_ADDRESS_WIDTH = 13,
2309
                        PORT_A_DATA_OUT_CLEAR = "none",
2310
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2311
                        PORT_A_DATA_WIDTH = 1,
2312
                        PORT_A_FIRST_ADDRESS = 24576,
2313
                        PORT_A_FIRST_BIT_NUMBER = 2,
2314
                        PORT_A_LAST_ADDRESS = 32767,
2315
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2316
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2317
                        POWER_UP_UNINITIALIZED = "false",
2318
                        RAM_BLOCK_TYPE = "AUTO"
2319
                );
2320
        ram_block1a99 : cycloneive_ram_block
2321
                WITH (
2322
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2323
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2324
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2325
                        CONNECTIVITY_CHECKING = "OFF",
2326
                        INIT_FILE = "program.mif",
2327
                        INIT_FILE_LAYOUT = "port_a",
2328
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2329
                        OPERATION_MODE = "rom",
2330
                        PORT_A_ADDRESS_CLEAR = "none",
2331
                        PORT_A_ADDRESS_WIDTH = 13,
2332
                        PORT_A_DATA_OUT_CLEAR = "none",
2333
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2334
                        PORT_A_DATA_WIDTH = 1,
2335
                        PORT_A_FIRST_ADDRESS = 24576,
2336
                        PORT_A_FIRST_BIT_NUMBER = 3,
2337
                        PORT_A_LAST_ADDRESS = 32767,
2338
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2339
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2340
                        POWER_UP_UNINITIALIZED = "false",
2341
                        RAM_BLOCK_TYPE = "AUTO"
2342
                );
2343
        ram_block1a100 : cycloneive_ram_block
2344
                WITH (
2345
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2346
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2347
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2348
                        CONNECTIVITY_CHECKING = "OFF",
2349
                        INIT_FILE = "program.mif",
2350
                        INIT_FILE_LAYOUT = "port_a",
2351
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2352
                        OPERATION_MODE = "rom",
2353
                        PORT_A_ADDRESS_CLEAR = "none",
2354
                        PORT_A_ADDRESS_WIDTH = 13,
2355
                        PORT_A_DATA_OUT_CLEAR = "none",
2356
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2357
                        PORT_A_DATA_WIDTH = 1,
2358
                        PORT_A_FIRST_ADDRESS = 24576,
2359
                        PORT_A_FIRST_BIT_NUMBER = 4,
2360
                        PORT_A_LAST_ADDRESS = 32767,
2361
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2362
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2363
                        POWER_UP_UNINITIALIZED = "false",
2364
                        RAM_BLOCK_TYPE = "AUTO"
2365
                );
2366
        ram_block1a101 : cycloneive_ram_block
2367
                WITH (
2368
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2369
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2370
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2371
                        CONNECTIVITY_CHECKING = "OFF",
2372
                        INIT_FILE = "program.mif",
2373
                        INIT_FILE_LAYOUT = "port_a",
2374
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2375
                        OPERATION_MODE = "rom",
2376
                        PORT_A_ADDRESS_CLEAR = "none",
2377
                        PORT_A_ADDRESS_WIDTH = 13,
2378
                        PORT_A_DATA_OUT_CLEAR = "none",
2379
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2380
                        PORT_A_DATA_WIDTH = 1,
2381
                        PORT_A_FIRST_ADDRESS = 24576,
2382
                        PORT_A_FIRST_BIT_NUMBER = 5,
2383
                        PORT_A_LAST_ADDRESS = 32767,
2384
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2385
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2386
                        POWER_UP_UNINITIALIZED = "false",
2387
                        RAM_BLOCK_TYPE = "AUTO"
2388
                );
2389
        ram_block1a102 : cycloneive_ram_block
2390
                WITH (
2391
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2392
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2393
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2394
                        CONNECTIVITY_CHECKING = "OFF",
2395
                        INIT_FILE = "program.mif",
2396
                        INIT_FILE_LAYOUT = "port_a",
2397
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2398
                        OPERATION_MODE = "rom",
2399
                        PORT_A_ADDRESS_CLEAR = "none",
2400
                        PORT_A_ADDRESS_WIDTH = 13,
2401
                        PORT_A_DATA_OUT_CLEAR = "none",
2402
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2403
                        PORT_A_DATA_WIDTH = 1,
2404
                        PORT_A_FIRST_ADDRESS = 24576,
2405
                        PORT_A_FIRST_BIT_NUMBER = 6,
2406
                        PORT_A_LAST_ADDRESS = 32767,
2407
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2408
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2409
                        POWER_UP_UNINITIALIZED = "false",
2410
                        RAM_BLOCK_TYPE = "AUTO"
2411
                );
2412
        ram_block1a103 : cycloneive_ram_block
2413
                WITH (
2414
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2415
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2416
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2417
                        CONNECTIVITY_CHECKING = "OFF",
2418
                        INIT_FILE = "program.mif",
2419
                        INIT_FILE_LAYOUT = "port_a",
2420
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2421
                        OPERATION_MODE = "rom",
2422
                        PORT_A_ADDRESS_CLEAR = "none",
2423
                        PORT_A_ADDRESS_WIDTH = 13,
2424
                        PORT_A_DATA_OUT_CLEAR = "none",
2425
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2426
                        PORT_A_DATA_WIDTH = 1,
2427
                        PORT_A_FIRST_ADDRESS = 24576,
2428
                        PORT_A_FIRST_BIT_NUMBER = 7,
2429
                        PORT_A_LAST_ADDRESS = 32767,
2430
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2431
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2432
                        POWER_UP_UNINITIALIZED = "false",
2433
                        RAM_BLOCK_TYPE = "AUTO"
2434
                );
2435
        ram_block1a104 : cycloneive_ram_block
2436
                WITH (
2437
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2438
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2439
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2440
                        CONNECTIVITY_CHECKING = "OFF",
2441
                        INIT_FILE = "program.mif",
2442
                        INIT_FILE_LAYOUT = "port_a",
2443
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2444
                        OPERATION_MODE = "rom",
2445
                        PORT_A_ADDRESS_CLEAR = "none",
2446
                        PORT_A_ADDRESS_WIDTH = 13,
2447
                        PORT_A_DATA_OUT_CLEAR = "none",
2448
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2449
                        PORT_A_DATA_WIDTH = 1,
2450
                        PORT_A_FIRST_ADDRESS = 24576,
2451
                        PORT_A_FIRST_BIT_NUMBER = 8,
2452
                        PORT_A_LAST_ADDRESS = 32767,
2453
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2454
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2455
                        POWER_UP_UNINITIALIZED = "false",
2456
                        RAM_BLOCK_TYPE = "AUTO"
2457
                );
2458
        ram_block1a105 : cycloneive_ram_block
2459
                WITH (
2460
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2461
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2462
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2463
                        CONNECTIVITY_CHECKING = "OFF",
2464
                        INIT_FILE = "program.mif",
2465
                        INIT_FILE_LAYOUT = "port_a",
2466
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2467
                        OPERATION_MODE = "rom",
2468
                        PORT_A_ADDRESS_CLEAR = "none",
2469
                        PORT_A_ADDRESS_WIDTH = 13,
2470
                        PORT_A_DATA_OUT_CLEAR = "none",
2471
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2472
                        PORT_A_DATA_WIDTH = 1,
2473
                        PORT_A_FIRST_ADDRESS = 24576,
2474
                        PORT_A_FIRST_BIT_NUMBER = 9,
2475
                        PORT_A_LAST_ADDRESS = 32767,
2476
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2477
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2478
                        POWER_UP_UNINITIALIZED = "false",
2479
                        RAM_BLOCK_TYPE = "AUTO"
2480
                );
2481
        ram_block1a106 : cycloneive_ram_block
2482
                WITH (
2483
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2484
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2485
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2486
                        CONNECTIVITY_CHECKING = "OFF",
2487
                        INIT_FILE = "program.mif",
2488
                        INIT_FILE_LAYOUT = "port_a",
2489
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2490
                        OPERATION_MODE = "rom",
2491
                        PORT_A_ADDRESS_CLEAR = "none",
2492
                        PORT_A_ADDRESS_WIDTH = 13,
2493
                        PORT_A_DATA_OUT_CLEAR = "none",
2494
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2495
                        PORT_A_DATA_WIDTH = 1,
2496
                        PORT_A_FIRST_ADDRESS = 24576,
2497
                        PORT_A_FIRST_BIT_NUMBER = 10,
2498
                        PORT_A_LAST_ADDRESS = 32767,
2499
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2500
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2501
                        POWER_UP_UNINITIALIZED = "false",
2502
                        RAM_BLOCK_TYPE = "AUTO"
2503
                );
2504
        ram_block1a107 : cycloneive_ram_block
2505
                WITH (
2506
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2507
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2508
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2509
                        CONNECTIVITY_CHECKING = "OFF",
2510
                        INIT_FILE = "program.mif",
2511
                        INIT_FILE_LAYOUT = "port_a",
2512
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2513
                        OPERATION_MODE = "rom",
2514
                        PORT_A_ADDRESS_CLEAR = "none",
2515
                        PORT_A_ADDRESS_WIDTH = 13,
2516
                        PORT_A_DATA_OUT_CLEAR = "none",
2517
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2518
                        PORT_A_DATA_WIDTH = 1,
2519
                        PORT_A_FIRST_ADDRESS = 24576,
2520
                        PORT_A_FIRST_BIT_NUMBER = 11,
2521
                        PORT_A_LAST_ADDRESS = 32767,
2522
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2523
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2524
                        POWER_UP_UNINITIALIZED = "false",
2525
                        RAM_BLOCK_TYPE = "AUTO"
2526
                );
2527
        ram_block1a108 : cycloneive_ram_block
2528
                WITH (
2529
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2530
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2531
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2532
                        CONNECTIVITY_CHECKING = "OFF",
2533
                        INIT_FILE = "program.mif",
2534
                        INIT_FILE_LAYOUT = "port_a",
2535
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2536
                        OPERATION_MODE = "rom",
2537
                        PORT_A_ADDRESS_CLEAR = "none",
2538
                        PORT_A_ADDRESS_WIDTH = 13,
2539
                        PORT_A_DATA_OUT_CLEAR = "none",
2540
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2541
                        PORT_A_DATA_WIDTH = 1,
2542
                        PORT_A_FIRST_ADDRESS = 24576,
2543
                        PORT_A_FIRST_BIT_NUMBER = 12,
2544
                        PORT_A_LAST_ADDRESS = 32767,
2545
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2546
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2547
                        POWER_UP_UNINITIALIZED = "false",
2548
                        RAM_BLOCK_TYPE = "AUTO"
2549
                );
2550
        ram_block1a109 : cycloneive_ram_block
2551
                WITH (
2552
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2553
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2554
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2555
                        CONNECTIVITY_CHECKING = "OFF",
2556
                        INIT_FILE = "program.mif",
2557
                        INIT_FILE_LAYOUT = "port_a",
2558
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2559
                        OPERATION_MODE = "rom",
2560
                        PORT_A_ADDRESS_CLEAR = "none",
2561
                        PORT_A_ADDRESS_WIDTH = 13,
2562
                        PORT_A_DATA_OUT_CLEAR = "none",
2563
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2564
                        PORT_A_DATA_WIDTH = 1,
2565
                        PORT_A_FIRST_ADDRESS = 24576,
2566
                        PORT_A_FIRST_BIT_NUMBER = 13,
2567
                        PORT_A_LAST_ADDRESS = 32767,
2568
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2569
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2570
                        POWER_UP_UNINITIALIZED = "false",
2571
                        RAM_BLOCK_TYPE = "AUTO"
2572
                );
2573
        ram_block1a110 : cycloneive_ram_block
2574
                WITH (
2575
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2576
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2577
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2578
                        CONNECTIVITY_CHECKING = "OFF",
2579
                        INIT_FILE = "program.mif",
2580
                        INIT_FILE_LAYOUT = "port_a",
2581
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2582
                        OPERATION_MODE = "rom",
2583
                        PORT_A_ADDRESS_CLEAR = "none",
2584
                        PORT_A_ADDRESS_WIDTH = 13,
2585
                        PORT_A_DATA_OUT_CLEAR = "none",
2586
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2587
                        PORT_A_DATA_WIDTH = 1,
2588
                        PORT_A_FIRST_ADDRESS = 24576,
2589
                        PORT_A_FIRST_BIT_NUMBER = 14,
2590
                        PORT_A_LAST_ADDRESS = 32767,
2591
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2592
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2593
                        POWER_UP_UNINITIALIZED = "false",
2594
                        RAM_BLOCK_TYPE = "AUTO"
2595
                );
2596
        ram_block1a111 : cycloneive_ram_block
2597
                WITH (
2598
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2599
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2600
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2601
                        CONNECTIVITY_CHECKING = "OFF",
2602
                        INIT_FILE = "program.mif",
2603
                        INIT_FILE_LAYOUT = "port_a",
2604
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2605
                        OPERATION_MODE = "rom",
2606
                        PORT_A_ADDRESS_CLEAR = "none",
2607
                        PORT_A_ADDRESS_WIDTH = 13,
2608
                        PORT_A_DATA_OUT_CLEAR = "none",
2609
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2610
                        PORT_A_DATA_WIDTH = 1,
2611
                        PORT_A_FIRST_ADDRESS = 24576,
2612
                        PORT_A_FIRST_BIT_NUMBER = 15,
2613
                        PORT_A_LAST_ADDRESS = 32767,
2614
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2615
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2616
                        POWER_UP_UNINITIALIZED = "false",
2617
                        RAM_BLOCK_TYPE = "AUTO"
2618
                );
2619
        ram_block1a112 : cycloneive_ram_block
2620
                WITH (
2621
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2622
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2623
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2624
                        CONNECTIVITY_CHECKING = "OFF",
2625
                        INIT_FILE = "program.mif",
2626
                        INIT_FILE_LAYOUT = "port_a",
2627
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2628
                        OPERATION_MODE = "rom",
2629
                        PORT_A_ADDRESS_CLEAR = "none",
2630
                        PORT_A_ADDRESS_WIDTH = 13,
2631
                        PORT_A_DATA_OUT_CLEAR = "none",
2632
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2633
                        PORT_A_DATA_WIDTH = 1,
2634
                        PORT_A_FIRST_ADDRESS = 24576,
2635
                        PORT_A_FIRST_BIT_NUMBER = 16,
2636
                        PORT_A_LAST_ADDRESS = 32767,
2637
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2638
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2639
                        POWER_UP_UNINITIALIZED = "false",
2640
                        RAM_BLOCK_TYPE = "AUTO"
2641
                );
2642
        ram_block1a113 : cycloneive_ram_block
2643
                WITH (
2644
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2645
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2646
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2647
                        CONNECTIVITY_CHECKING = "OFF",
2648
                        INIT_FILE = "program.mif",
2649
                        INIT_FILE_LAYOUT = "port_a",
2650
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2651
                        OPERATION_MODE = "rom",
2652
                        PORT_A_ADDRESS_CLEAR = "none",
2653
                        PORT_A_ADDRESS_WIDTH = 13,
2654
                        PORT_A_DATA_OUT_CLEAR = "none",
2655
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2656
                        PORT_A_DATA_WIDTH = 1,
2657
                        PORT_A_FIRST_ADDRESS = 24576,
2658
                        PORT_A_FIRST_BIT_NUMBER = 17,
2659
                        PORT_A_LAST_ADDRESS = 32767,
2660
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2661
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2662
                        POWER_UP_UNINITIALIZED = "false",
2663
                        RAM_BLOCK_TYPE = "AUTO"
2664
                );
2665
        ram_block1a114 : cycloneive_ram_block
2666
                WITH (
2667
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2668
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2669
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2670
                        CONNECTIVITY_CHECKING = "OFF",
2671
                        INIT_FILE = "program.mif",
2672
                        INIT_FILE_LAYOUT = "port_a",
2673
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2674
                        OPERATION_MODE = "rom",
2675
                        PORT_A_ADDRESS_CLEAR = "none",
2676
                        PORT_A_ADDRESS_WIDTH = 13,
2677
                        PORT_A_DATA_OUT_CLEAR = "none",
2678
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2679
                        PORT_A_DATA_WIDTH = 1,
2680
                        PORT_A_FIRST_ADDRESS = 24576,
2681
                        PORT_A_FIRST_BIT_NUMBER = 18,
2682
                        PORT_A_LAST_ADDRESS = 32767,
2683
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2684
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2685
                        POWER_UP_UNINITIALIZED = "false",
2686
                        RAM_BLOCK_TYPE = "AUTO"
2687
                );
2688
        ram_block1a115 : cycloneive_ram_block
2689
                WITH (
2690
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2691
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2692
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2693
                        CONNECTIVITY_CHECKING = "OFF",
2694
                        INIT_FILE = "program.mif",
2695
                        INIT_FILE_LAYOUT = "port_a",
2696
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2697
                        OPERATION_MODE = "rom",
2698
                        PORT_A_ADDRESS_CLEAR = "none",
2699
                        PORT_A_ADDRESS_WIDTH = 13,
2700
                        PORT_A_DATA_OUT_CLEAR = "none",
2701
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2702
                        PORT_A_DATA_WIDTH = 1,
2703
                        PORT_A_FIRST_ADDRESS = 24576,
2704
                        PORT_A_FIRST_BIT_NUMBER = 19,
2705
                        PORT_A_LAST_ADDRESS = 32767,
2706
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2707
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2708
                        POWER_UP_UNINITIALIZED = "false",
2709
                        RAM_BLOCK_TYPE = "AUTO"
2710
                );
2711
        ram_block1a116 : cycloneive_ram_block
2712
                WITH (
2713
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2714
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2715
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2716
                        CONNECTIVITY_CHECKING = "OFF",
2717
                        INIT_FILE = "program.mif",
2718
                        INIT_FILE_LAYOUT = "port_a",
2719
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2720
                        OPERATION_MODE = "rom",
2721
                        PORT_A_ADDRESS_CLEAR = "none",
2722
                        PORT_A_ADDRESS_WIDTH = 13,
2723
                        PORT_A_DATA_OUT_CLEAR = "none",
2724
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2725
                        PORT_A_DATA_WIDTH = 1,
2726
                        PORT_A_FIRST_ADDRESS = 24576,
2727
                        PORT_A_FIRST_BIT_NUMBER = 20,
2728
                        PORT_A_LAST_ADDRESS = 32767,
2729
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2730
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2731
                        POWER_UP_UNINITIALIZED = "false",
2732
                        RAM_BLOCK_TYPE = "AUTO"
2733
                );
2734
        ram_block1a117 : cycloneive_ram_block
2735
                WITH (
2736
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2737
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2738
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2739
                        CONNECTIVITY_CHECKING = "OFF",
2740
                        INIT_FILE = "program.mif",
2741
                        INIT_FILE_LAYOUT = "port_a",
2742
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2743
                        OPERATION_MODE = "rom",
2744
                        PORT_A_ADDRESS_CLEAR = "none",
2745
                        PORT_A_ADDRESS_WIDTH = 13,
2746
                        PORT_A_DATA_OUT_CLEAR = "none",
2747
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2748
                        PORT_A_DATA_WIDTH = 1,
2749
                        PORT_A_FIRST_ADDRESS = 24576,
2750
                        PORT_A_FIRST_BIT_NUMBER = 21,
2751
                        PORT_A_LAST_ADDRESS = 32767,
2752
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2753
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2754
                        POWER_UP_UNINITIALIZED = "false",
2755
                        RAM_BLOCK_TYPE = "AUTO"
2756
                );
2757
        ram_block1a118 : cycloneive_ram_block
2758
                WITH (
2759
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2760
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2761
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2762
                        CONNECTIVITY_CHECKING = "OFF",
2763
                        INIT_FILE = "program.mif",
2764
                        INIT_FILE_LAYOUT = "port_a",
2765
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2766
                        OPERATION_MODE = "rom",
2767
                        PORT_A_ADDRESS_CLEAR = "none",
2768
                        PORT_A_ADDRESS_WIDTH = 13,
2769
                        PORT_A_DATA_OUT_CLEAR = "none",
2770
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2771
                        PORT_A_DATA_WIDTH = 1,
2772
                        PORT_A_FIRST_ADDRESS = 24576,
2773
                        PORT_A_FIRST_BIT_NUMBER = 22,
2774
                        PORT_A_LAST_ADDRESS = 32767,
2775
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2776
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2777
                        POWER_UP_UNINITIALIZED = "false",
2778
                        RAM_BLOCK_TYPE = "AUTO"
2779
                );
2780
        ram_block1a119 : cycloneive_ram_block
2781
                WITH (
2782
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2783
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2784
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2785
                        CONNECTIVITY_CHECKING = "OFF",
2786
                        INIT_FILE = "program.mif",
2787
                        INIT_FILE_LAYOUT = "port_a",
2788
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2789
                        OPERATION_MODE = "rom",
2790
                        PORT_A_ADDRESS_CLEAR = "none",
2791
                        PORT_A_ADDRESS_WIDTH = 13,
2792
                        PORT_A_DATA_OUT_CLEAR = "none",
2793
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2794
                        PORT_A_DATA_WIDTH = 1,
2795
                        PORT_A_FIRST_ADDRESS = 24576,
2796
                        PORT_A_FIRST_BIT_NUMBER = 23,
2797
                        PORT_A_LAST_ADDRESS = 32767,
2798
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2799
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2800
                        POWER_UP_UNINITIALIZED = "false",
2801
                        RAM_BLOCK_TYPE = "AUTO"
2802
                );
2803
        ram_block1a120 : cycloneive_ram_block
2804
                WITH (
2805
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2806
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2807
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2808
                        CONNECTIVITY_CHECKING = "OFF",
2809
                        INIT_FILE = "program.mif",
2810
                        INIT_FILE_LAYOUT = "port_a",
2811
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2812
                        OPERATION_MODE = "rom",
2813
                        PORT_A_ADDRESS_CLEAR = "none",
2814
                        PORT_A_ADDRESS_WIDTH = 13,
2815
                        PORT_A_DATA_OUT_CLEAR = "none",
2816
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2817
                        PORT_A_DATA_WIDTH = 1,
2818
                        PORT_A_FIRST_ADDRESS = 24576,
2819
                        PORT_A_FIRST_BIT_NUMBER = 24,
2820
                        PORT_A_LAST_ADDRESS = 32767,
2821
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2822
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2823
                        POWER_UP_UNINITIALIZED = "false",
2824
                        RAM_BLOCK_TYPE = "AUTO"
2825
                );
2826
        ram_block1a121 : cycloneive_ram_block
2827
                WITH (
2828
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2829
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2830
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2831
                        CONNECTIVITY_CHECKING = "OFF",
2832
                        INIT_FILE = "program.mif",
2833
                        INIT_FILE_LAYOUT = "port_a",
2834
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2835
                        OPERATION_MODE = "rom",
2836
                        PORT_A_ADDRESS_CLEAR = "none",
2837
                        PORT_A_ADDRESS_WIDTH = 13,
2838
                        PORT_A_DATA_OUT_CLEAR = "none",
2839
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2840
                        PORT_A_DATA_WIDTH = 1,
2841
                        PORT_A_FIRST_ADDRESS = 24576,
2842
                        PORT_A_FIRST_BIT_NUMBER = 25,
2843
                        PORT_A_LAST_ADDRESS = 32767,
2844
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2845
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2846
                        POWER_UP_UNINITIALIZED = "false",
2847
                        RAM_BLOCK_TYPE = "AUTO"
2848
                );
2849
        ram_block1a122 : cycloneive_ram_block
2850
                WITH (
2851
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2852
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2853
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2854
                        CONNECTIVITY_CHECKING = "OFF",
2855
                        INIT_FILE = "program.mif",
2856
                        INIT_FILE_LAYOUT = "port_a",
2857
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2858
                        OPERATION_MODE = "rom",
2859
                        PORT_A_ADDRESS_CLEAR = "none",
2860
                        PORT_A_ADDRESS_WIDTH = 13,
2861
                        PORT_A_DATA_OUT_CLEAR = "none",
2862
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2863
                        PORT_A_DATA_WIDTH = 1,
2864
                        PORT_A_FIRST_ADDRESS = 24576,
2865
                        PORT_A_FIRST_BIT_NUMBER = 26,
2866
                        PORT_A_LAST_ADDRESS = 32767,
2867
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2868
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2869
                        POWER_UP_UNINITIALIZED = "false",
2870
                        RAM_BLOCK_TYPE = "AUTO"
2871
                );
2872
        ram_block1a123 : cycloneive_ram_block
2873
                WITH (
2874
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2875
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2876
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2877
                        CONNECTIVITY_CHECKING = "OFF",
2878
                        INIT_FILE = "program.mif",
2879
                        INIT_FILE_LAYOUT = "port_a",
2880
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2881
                        OPERATION_MODE = "rom",
2882
                        PORT_A_ADDRESS_CLEAR = "none",
2883
                        PORT_A_ADDRESS_WIDTH = 13,
2884
                        PORT_A_DATA_OUT_CLEAR = "none",
2885
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2886
                        PORT_A_DATA_WIDTH = 1,
2887
                        PORT_A_FIRST_ADDRESS = 24576,
2888
                        PORT_A_FIRST_BIT_NUMBER = 27,
2889
                        PORT_A_LAST_ADDRESS = 32767,
2890
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2891
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2892
                        POWER_UP_UNINITIALIZED = "false",
2893
                        RAM_BLOCK_TYPE = "AUTO"
2894
                );
2895
        ram_block1a124 : cycloneive_ram_block
2896
                WITH (
2897
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2898
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2899
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2900
                        CONNECTIVITY_CHECKING = "OFF",
2901
                        INIT_FILE = "program.mif",
2902
                        INIT_FILE_LAYOUT = "port_a",
2903
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2904
                        OPERATION_MODE = "rom",
2905
                        PORT_A_ADDRESS_CLEAR = "none",
2906
                        PORT_A_ADDRESS_WIDTH = 13,
2907
                        PORT_A_DATA_OUT_CLEAR = "none",
2908
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2909
                        PORT_A_DATA_WIDTH = 1,
2910
                        PORT_A_FIRST_ADDRESS = 24576,
2911
                        PORT_A_FIRST_BIT_NUMBER = 28,
2912
                        PORT_A_LAST_ADDRESS = 32767,
2913
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2914
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2915
                        POWER_UP_UNINITIALIZED = "false",
2916
                        RAM_BLOCK_TYPE = "AUTO"
2917
                );
2918
        ram_block1a125 : cycloneive_ram_block
2919
                WITH (
2920
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2921
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2922
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2923
                        CONNECTIVITY_CHECKING = "OFF",
2924
                        INIT_FILE = "program.mif",
2925
                        INIT_FILE_LAYOUT = "port_a",
2926
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2927
                        OPERATION_MODE = "rom",
2928
                        PORT_A_ADDRESS_CLEAR = "none",
2929
                        PORT_A_ADDRESS_WIDTH = 13,
2930
                        PORT_A_DATA_OUT_CLEAR = "none",
2931
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2932
                        PORT_A_DATA_WIDTH = 1,
2933
                        PORT_A_FIRST_ADDRESS = 24576,
2934
                        PORT_A_FIRST_BIT_NUMBER = 29,
2935
                        PORT_A_LAST_ADDRESS = 32767,
2936
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2937
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2938
                        POWER_UP_UNINITIALIZED = "false",
2939
                        RAM_BLOCK_TYPE = "AUTO"
2940
                );
2941
        ram_block1a126 : cycloneive_ram_block
2942
                WITH (
2943
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2944
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2945
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2946
                        CONNECTIVITY_CHECKING = "OFF",
2947
                        INIT_FILE = "program.mif",
2948
                        INIT_FILE_LAYOUT = "port_a",
2949
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2950
                        OPERATION_MODE = "rom",
2951
                        PORT_A_ADDRESS_CLEAR = "none",
2952
                        PORT_A_ADDRESS_WIDTH = 13,
2953
                        PORT_A_DATA_OUT_CLEAR = "none",
2954
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2955
                        PORT_A_DATA_WIDTH = 1,
2956
                        PORT_A_FIRST_ADDRESS = 24576,
2957
                        PORT_A_FIRST_BIT_NUMBER = 30,
2958
                        PORT_A_LAST_ADDRESS = 32767,
2959
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2960
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2961
                        POWER_UP_UNINITIALIZED = "false",
2962
                        RAM_BLOCK_TYPE = "AUTO"
2963
                );
2964
        ram_block1a127 : cycloneive_ram_block
2965
                WITH (
2966
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2967
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2968
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2969
                        CONNECTIVITY_CHECKING = "OFF",
2970
                        INIT_FILE = "program.mif",
2971
                        INIT_FILE_LAYOUT = "port_a",
2972
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2973
                        OPERATION_MODE = "rom",
2974
                        PORT_A_ADDRESS_CLEAR = "none",
2975
                        PORT_A_ADDRESS_WIDTH = 13,
2976
                        PORT_A_DATA_OUT_CLEAR = "none",
2977
                        PORT_A_DATA_OUT_CLOCK = "clock0",
2978
                        PORT_A_DATA_WIDTH = 1,
2979
                        PORT_A_FIRST_ADDRESS = 24576,
2980
                        PORT_A_FIRST_BIT_NUMBER = 31,
2981
                        PORT_A_LAST_ADDRESS = 32767,
2982
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
2983
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
2984
                        POWER_UP_UNINITIALIZED = "false",
2985
                        RAM_BLOCK_TYPE = "AUTO"
2986
                );
2987
        ram_block1a128 : cycloneive_ram_block
2988
                WITH (
2989
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
2990
                        CLK0_INPUT_CLOCK_ENABLE = "none",
2991
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
2992
                        CONNECTIVITY_CHECKING = "OFF",
2993
                        INIT_FILE = "program.mif",
2994
                        INIT_FILE_LAYOUT = "port_a",
2995
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
2996
                        OPERATION_MODE = "rom",
2997
                        PORT_A_ADDRESS_CLEAR = "none",
2998
                        PORT_A_ADDRESS_WIDTH = 13,
2999
                        PORT_A_DATA_OUT_CLEAR = "none",
3000
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3001
                        PORT_A_DATA_WIDTH = 1,
3002
                        PORT_A_FIRST_ADDRESS = 32768,
3003
                        PORT_A_FIRST_BIT_NUMBER = 0,
3004
                        PORT_A_LAST_ADDRESS = 40959,
3005
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3006
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3007
                        POWER_UP_UNINITIALIZED = "false",
3008
                        RAM_BLOCK_TYPE = "AUTO"
3009
                );
3010
        ram_block1a129 : cycloneive_ram_block
3011
                WITH (
3012
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3013
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3014
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3015
                        CONNECTIVITY_CHECKING = "OFF",
3016
                        INIT_FILE = "program.mif",
3017
                        INIT_FILE_LAYOUT = "port_a",
3018
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3019
                        OPERATION_MODE = "rom",
3020
                        PORT_A_ADDRESS_CLEAR = "none",
3021
                        PORT_A_ADDRESS_WIDTH = 13,
3022
                        PORT_A_DATA_OUT_CLEAR = "none",
3023
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3024
                        PORT_A_DATA_WIDTH = 1,
3025
                        PORT_A_FIRST_ADDRESS = 32768,
3026
                        PORT_A_FIRST_BIT_NUMBER = 1,
3027
                        PORT_A_LAST_ADDRESS = 40959,
3028
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3029
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3030
                        POWER_UP_UNINITIALIZED = "false",
3031
                        RAM_BLOCK_TYPE = "AUTO"
3032
                );
3033
        ram_block1a130 : cycloneive_ram_block
3034
                WITH (
3035
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3036
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3037
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3038
                        CONNECTIVITY_CHECKING = "OFF",
3039
                        INIT_FILE = "program.mif",
3040
                        INIT_FILE_LAYOUT = "port_a",
3041
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3042
                        OPERATION_MODE = "rom",
3043
                        PORT_A_ADDRESS_CLEAR = "none",
3044
                        PORT_A_ADDRESS_WIDTH = 13,
3045
                        PORT_A_DATA_OUT_CLEAR = "none",
3046
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3047
                        PORT_A_DATA_WIDTH = 1,
3048
                        PORT_A_FIRST_ADDRESS = 32768,
3049
                        PORT_A_FIRST_BIT_NUMBER = 2,
3050
                        PORT_A_LAST_ADDRESS = 40959,
3051
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3052
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3053
                        POWER_UP_UNINITIALIZED = "false",
3054
                        RAM_BLOCK_TYPE = "AUTO"
3055
                );
3056
        ram_block1a131 : cycloneive_ram_block
3057
                WITH (
3058
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3059
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3060
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3061
                        CONNECTIVITY_CHECKING = "OFF",
3062
                        INIT_FILE = "program.mif",
3063
                        INIT_FILE_LAYOUT = "port_a",
3064
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3065
                        OPERATION_MODE = "rom",
3066
                        PORT_A_ADDRESS_CLEAR = "none",
3067
                        PORT_A_ADDRESS_WIDTH = 13,
3068
                        PORT_A_DATA_OUT_CLEAR = "none",
3069
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3070
                        PORT_A_DATA_WIDTH = 1,
3071
                        PORT_A_FIRST_ADDRESS = 32768,
3072
                        PORT_A_FIRST_BIT_NUMBER = 3,
3073
                        PORT_A_LAST_ADDRESS = 40959,
3074
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3075
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3076
                        POWER_UP_UNINITIALIZED = "false",
3077
                        RAM_BLOCK_TYPE = "AUTO"
3078
                );
3079
        ram_block1a132 : cycloneive_ram_block
3080
                WITH (
3081
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3082
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3083
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3084
                        CONNECTIVITY_CHECKING = "OFF",
3085
                        INIT_FILE = "program.mif",
3086
                        INIT_FILE_LAYOUT = "port_a",
3087
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3088
                        OPERATION_MODE = "rom",
3089
                        PORT_A_ADDRESS_CLEAR = "none",
3090
                        PORT_A_ADDRESS_WIDTH = 13,
3091
                        PORT_A_DATA_OUT_CLEAR = "none",
3092
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3093
                        PORT_A_DATA_WIDTH = 1,
3094
                        PORT_A_FIRST_ADDRESS = 32768,
3095
                        PORT_A_FIRST_BIT_NUMBER = 4,
3096
                        PORT_A_LAST_ADDRESS = 40959,
3097
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3098
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3099
                        POWER_UP_UNINITIALIZED = "false",
3100
                        RAM_BLOCK_TYPE = "AUTO"
3101
                );
3102
        ram_block1a133 : cycloneive_ram_block
3103
                WITH (
3104
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3105
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3106
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3107
                        CONNECTIVITY_CHECKING = "OFF",
3108
                        INIT_FILE = "program.mif",
3109
                        INIT_FILE_LAYOUT = "port_a",
3110
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3111
                        OPERATION_MODE = "rom",
3112
                        PORT_A_ADDRESS_CLEAR = "none",
3113
                        PORT_A_ADDRESS_WIDTH = 13,
3114
                        PORT_A_DATA_OUT_CLEAR = "none",
3115
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3116
                        PORT_A_DATA_WIDTH = 1,
3117
                        PORT_A_FIRST_ADDRESS = 32768,
3118
                        PORT_A_FIRST_BIT_NUMBER = 5,
3119
                        PORT_A_LAST_ADDRESS = 40959,
3120
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3121
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3122
                        POWER_UP_UNINITIALIZED = "false",
3123
                        RAM_BLOCK_TYPE = "AUTO"
3124
                );
3125
        ram_block1a134 : cycloneive_ram_block
3126
                WITH (
3127
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3128
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3129
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3130
                        CONNECTIVITY_CHECKING = "OFF",
3131
                        INIT_FILE = "program.mif",
3132
                        INIT_FILE_LAYOUT = "port_a",
3133
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3134
                        OPERATION_MODE = "rom",
3135
                        PORT_A_ADDRESS_CLEAR = "none",
3136
                        PORT_A_ADDRESS_WIDTH = 13,
3137
                        PORT_A_DATA_OUT_CLEAR = "none",
3138
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3139
                        PORT_A_DATA_WIDTH = 1,
3140
                        PORT_A_FIRST_ADDRESS = 32768,
3141
                        PORT_A_FIRST_BIT_NUMBER = 6,
3142
                        PORT_A_LAST_ADDRESS = 40959,
3143
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3144
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3145
                        POWER_UP_UNINITIALIZED = "false",
3146
                        RAM_BLOCK_TYPE = "AUTO"
3147
                );
3148
        ram_block1a135 : cycloneive_ram_block
3149
                WITH (
3150
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3151
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3152
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3153
                        CONNECTIVITY_CHECKING = "OFF",
3154
                        INIT_FILE = "program.mif",
3155
                        INIT_FILE_LAYOUT = "port_a",
3156
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3157
                        OPERATION_MODE = "rom",
3158
                        PORT_A_ADDRESS_CLEAR = "none",
3159
                        PORT_A_ADDRESS_WIDTH = 13,
3160
                        PORT_A_DATA_OUT_CLEAR = "none",
3161
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3162
                        PORT_A_DATA_WIDTH = 1,
3163
                        PORT_A_FIRST_ADDRESS = 32768,
3164
                        PORT_A_FIRST_BIT_NUMBER = 7,
3165
                        PORT_A_LAST_ADDRESS = 40959,
3166
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3167
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3168
                        POWER_UP_UNINITIALIZED = "false",
3169
                        RAM_BLOCK_TYPE = "AUTO"
3170
                );
3171
        ram_block1a136 : cycloneive_ram_block
3172
                WITH (
3173
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3174
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3175
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3176
                        CONNECTIVITY_CHECKING = "OFF",
3177
                        INIT_FILE = "program.mif",
3178
                        INIT_FILE_LAYOUT = "port_a",
3179
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3180
                        OPERATION_MODE = "rom",
3181
                        PORT_A_ADDRESS_CLEAR = "none",
3182
                        PORT_A_ADDRESS_WIDTH = 13,
3183
                        PORT_A_DATA_OUT_CLEAR = "none",
3184
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3185
                        PORT_A_DATA_WIDTH = 1,
3186
                        PORT_A_FIRST_ADDRESS = 32768,
3187
                        PORT_A_FIRST_BIT_NUMBER = 8,
3188
                        PORT_A_LAST_ADDRESS = 40959,
3189
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3190
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3191
                        POWER_UP_UNINITIALIZED = "false",
3192
                        RAM_BLOCK_TYPE = "AUTO"
3193
                );
3194
        ram_block1a137 : cycloneive_ram_block
3195
                WITH (
3196
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3197
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3198
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3199
                        CONNECTIVITY_CHECKING = "OFF",
3200
                        INIT_FILE = "program.mif",
3201
                        INIT_FILE_LAYOUT = "port_a",
3202
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3203
                        OPERATION_MODE = "rom",
3204
                        PORT_A_ADDRESS_CLEAR = "none",
3205
                        PORT_A_ADDRESS_WIDTH = 13,
3206
                        PORT_A_DATA_OUT_CLEAR = "none",
3207
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3208
                        PORT_A_DATA_WIDTH = 1,
3209
                        PORT_A_FIRST_ADDRESS = 32768,
3210
                        PORT_A_FIRST_BIT_NUMBER = 9,
3211
                        PORT_A_LAST_ADDRESS = 40959,
3212
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3213
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3214
                        POWER_UP_UNINITIALIZED = "false",
3215
                        RAM_BLOCK_TYPE = "AUTO"
3216
                );
3217
        ram_block1a138 : cycloneive_ram_block
3218
                WITH (
3219
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3220
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3221
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3222
                        CONNECTIVITY_CHECKING = "OFF",
3223
                        INIT_FILE = "program.mif",
3224
                        INIT_FILE_LAYOUT = "port_a",
3225
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3226
                        OPERATION_MODE = "rom",
3227
                        PORT_A_ADDRESS_CLEAR = "none",
3228
                        PORT_A_ADDRESS_WIDTH = 13,
3229
                        PORT_A_DATA_OUT_CLEAR = "none",
3230
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3231
                        PORT_A_DATA_WIDTH = 1,
3232
                        PORT_A_FIRST_ADDRESS = 32768,
3233
                        PORT_A_FIRST_BIT_NUMBER = 10,
3234
                        PORT_A_LAST_ADDRESS = 40959,
3235
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3236
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3237
                        POWER_UP_UNINITIALIZED = "false",
3238
                        RAM_BLOCK_TYPE = "AUTO"
3239
                );
3240
        ram_block1a139 : cycloneive_ram_block
3241
                WITH (
3242
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3243
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3244
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3245
                        CONNECTIVITY_CHECKING = "OFF",
3246
                        INIT_FILE = "program.mif",
3247
                        INIT_FILE_LAYOUT = "port_a",
3248
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3249
                        OPERATION_MODE = "rom",
3250
                        PORT_A_ADDRESS_CLEAR = "none",
3251
                        PORT_A_ADDRESS_WIDTH = 13,
3252
                        PORT_A_DATA_OUT_CLEAR = "none",
3253
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3254
                        PORT_A_DATA_WIDTH = 1,
3255
                        PORT_A_FIRST_ADDRESS = 32768,
3256
                        PORT_A_FIRST_BIT_NUMBER = 11,
3257
                        PORT_A_LAST_ADDRESS = 40959,
3258
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3259
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3260
                        POWER_UP_UNINITIALIZED = "false",
3261
                        RAM_BLOCK_TYPE = "AUTO"
3262
                );
3263
        ram_block1a140 : cycloneive_ram_block
3264
                WITH (
3265
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3266
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3267
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3268
                        CONNECTIVITY_CHECKING = "OFF",
3269
                        INIT_FILE = "program.mif",
3270
                        INIT_FILE_LAYOUT = "port_a",
3271
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3272
                        OPERATION_MODE = "rom",
3273
                        PORT_A_ADDRESS_CLEAR = "none",
3274
                        PORT_A_ADDRESS_WIDTH = 13,
3275
                        PORT_A_DATA_OUT_CLEAR = "none",
3276
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3277
                        PORT_A_DATA_WIDTH = 1,
3278
                        PORT_A_FIRST_ADDRESS = 32768,
3279
                        PORT_A_FIRST_BIT_NUMBER = 12,
3280
                        PORT_A_LAST_ADDRESS = 40959,
3281
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3282
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3283
                        POWER_UP_UNINITIALIZED = "false",
3284
                        RAM_BLOCK_TYPE = "AUTO"
3285
                );
3286
        ram_block1a141 : cycloneive_ram_block
3287
                WITH (
3288
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3289
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3290
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3291
                        CONNECTIVITY_CHECKING = "OFF",
3292
                        INIT_FILE = "program.mif",
3293
                        INIT_FILE_LAYOUT = "port_a",
3294
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3295
                        OPERATION_MODE = "rom",
3296
                        PORT_A_ADDRESS_CLEAR = "none",
3297
                        PORT_A_ADDRESS_WIDTH = 13,
3298
                        PORT_A_DATA_OUT_CLEAR = "none",
3299
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3300
                        PORT_A_DATA_WIDTH = 1,
3301
                        PORT_A_FIRST_ADDRESS = 32768,
3302
                        PORT_A_FIRST_BIT_NUMBER = 13,
3303
                        PORT_A_LAST_ADDRESS = 40959,
3304
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3305
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3306
                        POWER_UP_UNINITIALIZED = "false",
3307
                        RAM_BLOCK_TYPE = "AUTO"
3308
                );
3309
        ram_block1a142 : cycloneive_ram_block
3310
                WITH (
3311
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3312
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3313
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3314
                        CONNECTIVITY_CHECKING = "OFF",
3315
                        INIT_FILE = "program.mif",
3316
                        INIT_FILE_LAYOUT = "port_a",
3317
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3318
                        OPERATION_MODE = "rom",
3319
                        PORT_A_ADDRESS_CLEAR = "none",
3320
                        PORT_A_ADDRESS_WIDTH = 13,
3321
                        PORT_A_DATA_OUT_CLEAR = "none",
3322
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3323
                        PORT_A_DATA_WIDTH = 1,
3324
                        PORT_A_FIRST_ADDRESS = 32768,
3325
                        PORT_A_FIRST_BIT_NUMBER = 14,
3326
                        PORT_A_LAST_ADDRESS = 40959,
3327
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3328
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3329
                        POWER_UP_UNINITIALIZED = "false",
3330
                        RAM_BLOCK_TYPE = "AUTO"
3331
                );
3332
        ram_block1a143 : cycloneive_ram_block
3333
                WITH (
3334
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3335
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3336
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3337
                        CONNECTIVITY_CHECKING = "OFF",
3338
                        INIT_FILE = "program.mif",
3339
                        INIT_FILE_LAYOUT = "port_a",
3340
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3341
                        OPERATION_MODE = "rom",
3342
                        PORT_A_ADDRESS_CLEAR = "none",
3343
                        PORT_A_ADDRESS_WIDTH = 13,
3344
                        PORT_A_DATA_OUT_CLEAR = "none",
3345
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3346
                        PORT_A_DATA_WIDTH = 1,
3347
                        PORT_A_FIRST_ADDRESS = 32768,
3348
                        PORT_A_FIRST_BIT_NUMBER = 15,
3349
                        PORT_A_LAST_ADDRESS = 40959,
3350
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3351
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3352
                        POWER_UP_UNINITIALIZED = "false",
3353
                        RAM_BLOCK_TYPE = "AUTO"
3354
                );
3355
        ram_block1a144 : cycloneive_ram_block
3356
                WITH (
3357
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3358
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3359
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3360
                        CONNECTIVITY_CHECKING = "OFF",
3361
                        INIT_FILE = "program.mif",
3362
                        INIT_FILE_LAYOUT = "port_a",
3363
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3364
                        OPERATION_MODE = "rom",
3365
                        PORT_A_ADDRESS_CLEAR = "none",
3366
                        PORT_A_ADDRESS_WIDTH = 13,
3367
                        PORT_A_DATA_OUT_CLEAR = "none",
3368
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3369
                        PORT_A_DATA_WIDTH = 1,
3370
                        PORT_A_FIRST_ADDRESS = 32768,
3371
                        PORT_A_FIRST_BIT_NUMBER = 16,
3372
                        PORT_A_LAST_ADDRESS = 40959,
3373
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3374
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3375
                        POWER_UP_UNINITIALIZED = "false",
3376
                        RAM_BLOCK_TYPE = "AUTO"
3377
                );
3378
        ram_block1a145 : cycloneive_ram_block
3379
                WITH (
3380
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3381
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3382
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3383
                        CONNECTIVITY_CHECKING = "OFF",
3384
                        INIT_FILE = "program.mif",
3385
                        INIT_FILE_LAYOUT = "port_a",
3386
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3387
                        OPERATION_MODE = "rom",
3388
                        PORT_A_ADDRESS_CLEAR = "none",
3389
                        PORT_A_ADDRESS_WIDTH = 13,
3390
                        PORT_A_DATA_OUT_CLEAR = "none",
3391
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3392
                        PORT_A_DATA_WIDTH = 1,
3393
                        PORT_A_FIRST_ADDRESS = 32768,
3394
                        PORT_A_FIRST_BIT_NUMBER = 17,
3395
                        PORT_A_LAST_ADDRESS = 40959,
3396
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3397
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3398
                        POWER_UP_UNINITIALIZED = "false",
3399
                        RAM_BLOCK_TYPE = "AUTO"
3400
                );
3401
        ram_block1a146 : cycloneive_ram_block
3402
                WITH (
3403
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3404
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3405
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3406
                        CONNECTIVITY_CHECKING = "OFF",
3407
                        INIT_FILE = "program.mif",
3408
                        INIT_FILE_LAYOUT = "port_a",
3409
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3410
                        OPERATION_MODE = "rom",
3411
                        PORT_A_ADDRESS_CLEAR = "none",
3412
                        PORT_A_ADDRESS_WIDTH = 13,
3413
                        PORT_A_DATA_OUT_CLEAR = "none",
3414
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3415
                        PORT_A_DATA_WIDTH = 1,
3416
                        PORT_A_FIRST_ADDRESS = 32768,
3417
                        PORT_A_FIRST_BIT_NUMBER = 18,
3418
                        PORT_A_LAST_ADDRESS = 40959,
3419
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3420
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3421
                        POWER_UP_UNINITIALIZED = "false",
3422
                        RAM_BLOCK_TYPE = "AUTO"
3423
                );
3424
        ram_block1a147 : cycloneive_ram_block
3425
                WITH (
3426
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3427
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3428
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3429
                        CONNECTIVITY_CHECKING = "OFF",
3430
                        INIT_FILE = "program.mif",
3431
                        INIT_FILE_LAYOUT = "port_a",
3432
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3433
                        OPERATION_MODE = "rom",
3434
                        PORT_A_ADDRESS_CLEAR = "none",
3435
                        PORT_A_ADDRESS_WIDTH = 13,
3436
                        PORT_A_DATA_OUT_CLEAR = "none",
3437
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3438
                        PORT_A_DATA_WIDTH = 1,
3439
                        PORT_A_FIRST_ADDRESS = 32768,
3440
                        PORT_A_FIRST_BIT_NUMBER = 19,
3441
                        PORT_A_LAST_ADDRESS = 40959,
3442
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3443
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3444
                        POWER_UP_UNINITIALIZED = "false",
3445
                        RAM_BLOCK_TYPE = "AUTO"
3446
                );
3447
        ram_block1a148 : cycloneive_ram_block
3448
                WITH (
3449
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3450
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3451
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3452
                        CONNECTIVITY_CHECKING = "OFF",
3453
                        INIT_FILE = "program.mif",
3454
                        INIT_FILE_LAYOUT = "port_a",
3455
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3456
                        OPERATION_MODE = "rom",
3457
                        PORT_A_ADDRESS_CLEAR = "none",
3458
                        PORT_A_ADDRESS_WIDTH = 13,
3459
                        PORT_A_DATA_OUT_CLEAR = "none",
3460
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3461
                        PORT_A_DATA_WIDTH = 1,
3462
                        PORT_A_FIRST_ADDRESS = 32768,
3463
                        PORT_A_FIRST_BIT_NUMBER = 20,
3464
                        PORT_A_LAST_ADDRESS = 40959,
3465
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3466
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3467
                        POWER_UP_UNINITIALIZED = "false",
3468
                        RAM_BLOCK_TYPE = "AUTO"
3469
                );
3470
        ram_block1a149 : cycloneive_ram_block
3471
                WITH (
3472
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3473
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3474
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3475
                        CONNECTIVITY_CHECKING = "OFF",
3476
                        INIT_FILE = "program.mif",
3477
                        INIT_FILE_LAYOUT = "port_a",
3478
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3479
                        OPERATION_MODE = "rom",
3480
                        PORT_A_ADDRESS_CLEAR = "none",
3481
                        PORT_A_ADDRESS_WIDTH = 13,
3482
                        PORT_A_DATA_OUT_CLEAR = "none",
3483
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3484
                        PORT_A_DATA_WIDTH = 1,
3485
                        PORT_A_FIRST_ADDRESS = 32768,
3486
                        PORT_A_FIRST_BIT_NUMBER = 21,
3487
                        PORT_A_LAST_ADDRESS = 40959,
3488
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3489
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3490
                        POWER_UP_UNINITIALIZED = "false",
3491
                        RAM_BLOCK_TYPE = "AUTO"
3492
                );
3493
        ram_block1a150 : cycloneive_ram_block
3494
                WITH (
3495
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3496
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3497
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3498
                        CONNECTIVITY_CHECKING = "OFF",
3499
                        INIT_FILE = "program.mif",
3500
                        INIT_FILE_LAYOUT = "port_a",
3501
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3502
                        OPERATION_MODE = "rom",
3503
                        PORT_A_ADDRESS_CLEAR = "none",
3504
                        PORT_A_ADDRESS_WIDTH = 13,
3505
                        PORT_A_DATA_OUT_CLEAR = "none",
3506
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3507
                        PORT_A_DATA_WIDTH = 1,
3508
                        PORT_A_FIRST_ADDRESS = 32768,
3509
                        PORT_A_FIRST_BIT_NUMBER = 22,
3510
                        PORT_A_LAST_ADDRESS = 40959,
3511
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3512
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3513
                        POWER_UP_UNINITIALIZED = "false",
3514
                        RAM_BLOCK_TYPE = "AUTO"
3515
                );
3516
        ram_block1a151 : cycloneive_ram_block
3517
                WITH (
3518
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3519
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3520
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3521
                        CONNECTIVITY_CHECKING = "OFF",
3522
                        INIT_FILE = "program.mif",
3523
                        INIT_FILE_LAYOUT = "port_a",
3524
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3525
                        OPERATION_MODE = "rom",
3526
                        PORT_A_ADDRESS_CLEAR = "none",
3527
                        PORT_A_ADDRESS_WIDTH = 13,
3528
                        PORT_A_DATA_OUT_CLEAR = "none",
3529
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3530
                        PORT_A_DATA_WIDTH = 1,
3531
                        PORT_A_FIRST_ADDRESS = 32768,
3532
                        PORT_A_FIRST_BIT_NUMBER = 23,
3533
                        PORT_A_LAST_ADDRESS = 40959,
3534
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3535
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3536
                        POWER_UP_UNINITIALIZED = "false",
3537
                        RAM_BLOCK_TYPE = "AUTO"
3538
                );
3539
        ram_block1a152 : cycloneive_ram_block
3540
                WITH (
3541
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3542
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3543
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3544
                        CONNECTIVITY_CHECKING = "OFF",
3545
                        INIT_FILE = "program.mif",
3546
                        INIT_FILE_LAYOUT = "port_a",
3547
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3548
                        OPERATION_MODE = "rom",
3549
                        PORT_A_ADDRESS_CLEAR = "none",
3550
                        PORT_A_ADDRESS_WIDTH = 13,
3551
                        PORT_A_DATA_OUT_CLEAR = "none",
3552
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3553
                        PORT_A_DATA_WIDTH = 1,
3554
                        PORT_A_FIRST_ADDRESS = 32768,
3555
                        PORT_A_FIRST_BIT_NUMBER = 24,
3556
                        PORT_A_LAST_ADDRESS = 40959,
3557
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3558
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3559
                        POWER_UP_UNINITIALIZED = "false",
3560
                        RAM_BLOCK_TYPE = "AUTO"
3561
                );
3562
        ram_block1a153 : cycloneive_ram_block
3563
                WITH (
3564
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3565
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3566
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3567
                        CONNECTIVITY_CHECKING = "OFF",
3568
                        INIT_FILE = "program.mif",
3569
                        INIT_FILE_LAYOUT = "port_a",
3570
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3571
                        OPERATION_MODE = "rom",
3572
                        PORT_A_ADDRESS_CLEAR = "none",
3573
                        PORT_A_ADDRESS_WIDTH = 13,
3574
                        PORT_A_DATA_OUT_CLEAR = "none",
3575
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3576
                        PORT_A_DATA_WIDTH = 1,
3577
                        PORT_A_FIRST_ADDRESS = 32768,
3578
                        PORT_A_FIRST_BIT_NUMBER = 25,
3579
                        PORT_A_LAST_ADDRESS = 40959,
3580
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3581
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3582
                        POWER_UP_UNINITIALIZED = "false",
3583
                        RAM_BLOCK_TYPE = "AUTO"
3584
                );
3585
        ram_block1a154 : cycloneive_ram_block
3586
                WITH (
3587
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3588
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3589
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3590
                        CONNECTIVITY_CHECKING = "OFF",
3591
                        INIT_FILE = "program.mif",
3592
                        INIT_FILE_LAYOUT = "port_a",
3593
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3594
                        OPERATION_MODE = "rom",
3595
                        PORT_A_ADDRESS_CLEAR = "none",
3596
                        PORT_A_ADDRESS_WIDTH = 13,
3597
                        PORT_A_DATA_OUT_CLEAR = "none",
3598
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3599
                        PORT_A_DATA_WIDTH = 1,
3600
                        PORT_A_FIRST_ADDRESS = 32768,
3601
                        PORT_A_FIRST_BIT_NUMBER = 26,
3602
                        PORT_A_LAST_ADDRESS = 40959,
3603
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3604
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3605
                        POWER_UP_UNINITIALIZED = "false",
3606
                        RAM_BLOCK_TYPE = "AUTO"
3607
                );
3608
        ram_block1a155 : cycloneive_ram_block
3609
                WITH (
3610
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3611
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3612
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3613
                        CONNECTIVITY_CHECKING = "OFF",
3614
                        INIT_FILE = "program.mif",
3615
                        INIT_FILE_LAYOUT = "port_a",
3616
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3617
                        OPERATION_MODE = "rom",
3618
                        PORT_A_ADDRESS_CLEAR = "none",
3619
                        PORT_A_ADDRESS_WIDTH = 13,
3620
                        PORT_A_DATA_OUT_CLEAR = "none",
3621
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3622
                        PORT_A_DATA_WIDTH = 1,
3623
                        PORT_A_FIRST_ADDRESS = 32768,
3624
                        PORT_A_FIRST_BIT_NUMBER = 27,
3625
                        PORT_A_LAST_ADDRESS = 40959,
3626
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3627
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3628
                        POWER_UP_UNINITIALIZED = "false",
3629
                        RAM_BLOCK_TYPE = "AUTO"
3630
                );
3631
        ram_block1a156 : cycloneive_ram_block
3632
                WITH (
3633
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3634
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3635
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3636
                        CONNECTIVITY_CHECKING = "OFF",
3637
                        INIT_FILE = "program.mif",
3638
                        INIT_FILE_LAYOUT = "port_a",
3639
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3640
                        OPERATION_MODE = "rom",
3641
                        PORT_A_ADDRESS_CLEAR = "none",
3642
                        PORT_A_ADDRESS_WIDTH = 13,
3643
                        PORT_A_DATA_OUT_CLEAR = "none",
3644
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3645
                        PORT_A_DATA_WIDTH = 1,
3646
                        PORT_A_FIRST_ADDRESS = 32768,
3647
                        PORT_A_FIRST_BIT_NUMBER = 28,
3648
                        PORT_A_LAST_ADDRESS = 40959,
3649
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3650
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3651
                        POWER_UP_UNINITIALIZED = "false",
3652
                        RAM_BLOCK_TYPE = "AUTO"
3653
                );
3654
        ram_block1a157 : cycloneive_ram_block
3655
                WITH (
3656
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3657
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3658
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3659
                        CONNECTIVITY_CHECKING = "OFF",
3660
                        INIT_FILE = "program.mif",
3661
                        INIT_FILE_LAYOUT = "port_a",
3662
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3663
                        OPERATION_MODE = "rom",
3664
                        PORT_A_ADDRESS_CLEAR = "none",
3665
                        PORT_A_ADDRESS_WIDTH = 13,
3666
                        PORT_A_DATA_OUT_CLEAR = "none",
3667
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3668
                        PORT_A_DATA_WIDTH = 1,
3669
                        PORT_A_FIRST_ADDRESS = 32768,
3670
                        PORT_A_FIRST_BIT_NUMBER = 29,
3671
                        PORT_A_LAST_ADDRESS = 40959,
3672
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3673
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3674
                        POWER_UP_UNINITIALIZED = "false",
3675
                        RAM_BLOCK_TYPE = "AUTO"
3676
                );
3677
        ram_block1a158 : cycloneive_ram_block
3678
                WITH (
3679
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3680
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3681
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3682
                        CONNECTIVITY_CHECKING = "OFF",
3683
                        INIT_FILE = "program.mif",
3684
                        INIT_FILE_LAYOUT = "port_a",
3685
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3686
                        OPERATION_MODE = "rom",
3687
                        PORT_A_ADDRESS_CLEAR = "none",
3688
                        PORT_A_ADDRESS_WIDTH = 13,
3689
                        PORT_A_DATA_OUT_CLEAR = "none",
3690
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3691
                        PORT_A_DATA_WIDTH = 1,
3692
                        PORT_A_FIRST_ADDRESS = 32768,
3693
                        PORT_A_FIRST_BIT_NUMBER = 30,
3694
                        PORT_A_LAST_ADDRESS = 40959,
3695
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3696
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3697
                        POWER_UP_UNINITIALIZED = "false",
3698
                        RAM_BLOCK_TYPE = "AUTO"
3699
                );
3700
        ram_block1a159 : cycloneive_ram_block
3701
                WITH (
3702
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3703
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3704
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3705
                        CONNECTIVITY_CHECKING = "OFF",
3706
                        INIT_FILE = "program.mif",
3707
                        INIT_FILE_LAYOUT = "port_a",
3708
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3709
                        OPERATION_MODE = "rom",
3710
                        PORT_A_ADDRESS_CLEAR = "none",
3711
                        PORT_A_ADDRESS_WIDTH = 13,
3712
                        PORT_A_DATA_OUT_CLEAR = "none",
3713
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3714
                        PORT_A_DATA_WIDTH = 1,
3715
                        PORT_A_FIRST_ADDRESS = 32768,
3716
                        PORT_A_FIRST_BIT_NUMBER = 31,
3717
                        PORT_A_LAST_ADDRESS = 40959,
3718
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3719
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3720
                        POWER_UP_UNINITIALIZED = "false",
3721
                        RAM_BLOCK_TYPE = "AUTO"
3722
                );
3723
        ram_block1a160 : cycloneive_ram_block
3724
                WITH (
3725
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3726
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3727
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3728
                        CONNECTIVITY_CHECKING = "OFF",
3729
                        INIT_FILE = "program.mif",
3730
                        INIT_FILE_LAYOUT = "port_a",
3731
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3732
                        OPERATION_MODE = "rom",
3733
                        PORT_A_ADDRESS_CLEAR = "none",
3734
                        PORT_A_ADDRESS_WIDTH = 13,
3735
                        PORT_A_DATA_OUT_CLEAR = "none",
3736
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3737
                        PORT_A_DATA_WIDTH = 1,
3738
                        PORT_A_FIRST_ADDRESS = 40960,
3739
                        PORT_A_FIRST_BIT_NUMBER = 0,
3740
                        PORT_A_LAST_ADDRESS = 49151,
3741
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3742
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3743
                        POWER_UP_UNINITIALIZED = "false",
3744
                        RAM_BLOCK_TYPE = "AUTO"
3745
                );
3746
        ram_block1a161 : cycloneive_ram_block
3747
                WITH (
3748
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3749
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3750
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3751
                        CONNECTIVITY_CHECKING = "OFF",
3752
                        INIT_FILE = "program.mif",
3753
                        INIT_FILE_LAYOUT = "port_a",
3754
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3755
                        OPERATION_MODE = "rom",
3756
                        PORT_A_ADDRESS_CLEAR = "none",
3757
                        PORT_A_ADDRESS_WIDTH = 13,
3758
                        PORT_A_DATA_OUT_CLEAR = "none",
3759
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3760
                        PORT_A_DATA_WIDTH = 1,
3761
                        PORT_A_FIRST_ADDRESS = 40960,
3762
                        PORT_A_FIRST_BIT_NUMBER = 1,
3763
                        PORT_A_LAST_ADDRESS = 49151,
3764
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3765
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3766
                        POWER_UP_UNINITIALIZED = "false",
3767
                        RAM_BLOCK_TYPE = "AUTO"
3768
                );
3769
        ram_block1a162 : cycloneive_ram_block
3770
                WITH (
3771
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3772
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3773
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3774
                        CONNECTIVITY_CHECKING = "OFF",
3775
                        INIT_FILE = "program.mif",
3776
                        INIT_FILE_LAYOUT = "port_a",
3777
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3778
                        OPERATION_MODE = "rom",
3779
                        PORT_A_ADDRESS_CLEAR = "none",
3780
                        PORT_A_ADDRESS_WIDTH = 13,
3781
                        PORT_A_DATA_OUT_CLEAR = "none",
3782
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3783
                        PORT_A_DATA_WIDTH = 1,
3784
                        PORT_A_FIRST_ADDRESS = 40960,
3785
                        PORT_A_FIRST_BIT_NUMBER = 2,
3786
                        PORT_A_LAST_ADDRESS = 49151,
3787
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3788
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3789
                        POWER_UP_UNINITIALIZED = "false",
3790
                        RAM_BLOCK_TYPE = "AUTO"
3791
                );
3792
        ram_block1a163 : cycloneive_ram_block
3793
                WITH (
3794
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3795
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3796
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3797
                        CONNECTIVITY_CHECKING = "OFF",
3798
                        INIT_FILE = "program.mif",
3799
                        INIT_FILE_LAYOUT = "port_a",
3800
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3801
                        OPERATION_MODE = "rom",
3802
                        PORT_A_ADDRESS_CLEAR = "none",
3803
                        PORT_A_ADDRESS_WIDTH = 13,
3804
                        PORT_A_DATA_OUT_CLEAR = "none",
3805
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3806
                        PORT_A_DATA_WIDTH = 1,
3807
                        PORT_A_FIRST_ADDRESS = 40960,
3808
                        PORT_A_FIRST_BIT_NUMBER = 3,
3809
                        PORT_A_LAST_ADDRESS = 49151,
3810
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3811
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3812
                        POWER_UP_UNINITIALIZED = "false",
3813
                        RAM_BLOCK_TYPE = "AUTO"
3814
                );
3815
        ram_block1a164 : cycloneive_ram_block
3816
                WITH (
3817
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3818
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3819
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3820
                        CONNECTIVITY_CHECKING = "OFF",
3821
                        INIT_FILE = "program.mif",
3822
                        INIT_FILE_LAYOUT = "port_a",
3823
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3824
                        OPERATION_MODE = "rom",
3825
                        PORT_A_ADDRESS_CLEAR = "none",
3826
                        PORT_A_ADDRESS_WIDTH = 13,
3827
                        PORT_A_DATA_OUT_CLEAR = "none",
3828
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3829
                        PORT_A_DATA_WIDTH = 1,
3830
                        PORT_A_FIRST_ADDRESS = 40960,
3831
                        PORT_A_FIRST_BIT_NUMBER = 4,
3832
                        PORT_A_LAST_ADDRESS = 49151,
3833
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3834
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3835
                        POWER_UP_UNINITIALIZED = "false",
3836
                        RAM_BLOCK_TYPE = "AUTO"
3837
                );
3838
        ram_block1a165 : cycloneive_ram_block
3839
                WITH (
3840
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3841
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3842
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3843
                        CONNECTIVITY_CHECKING = "OFF",
3844
                        INIT_FILE = "program.mif",
3845
                        INIT_FILE_LAYOUT = "port_a",
3846
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3847
                        OPERATION_MODE = "rom",
3848
                        PORT_A_ADDRESS_CLEAR = "none",
3849
                        PORT_A_ADDRESS_WIDTH = 13,
3850
                        PORT_A_DATA_OUT_CLEAR = "none",
3851
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3852
                        PORT_A_DATA_WIDTH = 1,
3853
                        PORT_A_FIRST_ADDRESS = 40960,
3854
                        PORT_A_FIRST_BIT_NUMBER = 5,
3855
                        PORT_A_LAST_ADDRESS = 49151,
3856
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3857
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3858
                        POWER_UP_UNINITIALIZED = "false",
3859
                        RAM_BLOCK_TYPE = "AUTO"
3860
                );
3861
        ram_block1a166 : cycloneive_ram_block
3862
                WITH (
3863
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3864
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3865
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3866
                        CONNECTIVITY_CHECKING = "OFF",
3867
                        INIT_FILE = "program.mif",
3868
                        INIT_FILE_LAYOUT = "port_a",
3869
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3870
                        OPERATION_MODE = "rom",
3871
                        PORT_A_ADDRESS_CLEAR = "none",
3872
                        PORT_A_ADDRESS_WIDTH = 13,
3873
                        PORT_A_DATA_OUT_CLEAR = "none",
3874
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3875
                        PORT_A_DATA_WIDTH = 1,
3876
                        PORT_A_FIRST_ADDRESS = 40960,
3877
                        PORT_A_FIRST_BIT_NUMBER = 6,
3878
                        PORT_A_LAST_ADDRESS = 49151,
3879
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3880
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3881
                        POWER_UP_UNINITIALIZED = "false",
3882
                        RAM_BLOCK_TYPE = "AUTO"
3883
                );
3884
        ram_block1a167 : cycloneive_ram_block
3885
                WITH (
3886
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3887
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3888
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3889
                        CONNECTIVITY_CHECKING = "OFF",
3890
                        INIT_FILE = "program.mif",
3891
                        INIT_FILE_LAYOUT = "port_a",
3892
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3893
                        OPERATION_MODE = "rom",
3894
                        PORT_A_ADDRESS_CLEAR = "none",
3895
                        PORT_A_ADDRESS_WIDTH = 13,
3896
                        PORT_A_DATA_OUT_CLEAR = "none",
3897
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3898
                        PORT_A_DATA_WIDTH = 1,
3899
                        PORT_A_FIRST_ADDRESS = 40960,
3900
                        PORT_A_FIRST_BIT_NUMBER = 7,
3901
                        PORT_A_LAST_ADDRESS = 49151,
3902
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3903
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3904
                        POWER_UP_UNINITIALIZED = "false",
3905
                        RAM_BLOCK_TYPE = "AUTO"
3906
                );
3907
        ram_block1a168 : cycloneive_ram_block
3908
                WITH (
3909
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3910
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3911
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3912
                        CONNECTIVITY_CHECKING = "OFF",
3913
                        INIT_FILE = "program.mif",
3914
                        INIT_FILE_LAYOUT = "port_a",
3915
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3916
                        OPERATION_MODE = "rom",
3917
                        PORT_A_ADDRESS_CLEAR = "none",
3918
                        PORT_A_ADDRESS_WIDTH = 13,
3919
                        PORT_A_DATA_OUT_CLEAR = "none",
3920
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3921
                        PORT_A_DATA_WIDTH = 1,
3922
                        PORT_A_FIRST_ADDRESS = 40960,
3923
                        PORT_A_FIRST_BIT_NUMBER = 8,
3924
                        PORT_A_LAST_ADDRESS = 49151,
3925
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3926
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3927
                        POWER_UP_UNINITIALIZED = "false",
3928
                        RAM_BLOCK_TYPE = "AUTO"
3929
                );
3930
        ram_block1a169 : cycloneive_ram_block
3931
                WITH (
3932
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3933
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3934
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3935
                        CONNECTIVITY_CHECKING = "OFF",
3936
                        INIT_FILE = "program.mif",
3937
                        INIT_FILE_LAYOUT = "port_a",
3938
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3939
                        OPERATION_MODE = "rom",
3940
                        PORT_A_ADDRESS_CLEAR = "none",
3941
                        PORT_A_ADDRESS_WIDTH = 13,
3942
                        PORT_A_DATA_OUT_CLEAR = "none",
3943
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3944
                        PORT_A_DATA_WIDTH = 1,
3945
                        PORT_A_FIRST_ADDRESS = 40960,
3946
                        PORT_A_FIRST_BIT_NUMBER = 9,
3947
                        PORT_A_LAST_ADDRESS = 49151,
3948
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3949
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3950
                        POWER_UP_UNINITIALIZED = "false",
3951
                        RAM_BLOCK_TYPE = "AUTO"
3952
                );
3953
        ram_block1a170 : cycloneive_ram_block
3954
                WITH (
3955
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3956
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3957
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3958
                        CONNECTIVITY_CHECKING = "OFF",
3959
                        INIT_FILE = "program.mif",
3960
                        INIT_FILE_LAYOUT = "port_a",
3961
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3962
                        OPERATION_MODE = "rom",
3963
                        PORT_A_ADDRESS_CLEAR = "none",
3964
                        PORT_A_ADDRESS_WIDTH = 13,
3965
                        PORT_A_DATA_OUT_CLEAR = "none",
3966
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3967
                        PORT_A_DATA_WIDTH = 1,
3968
                        PORT_A_FIRST_ADDRESS = 40960,
3969
                        PORT_A_FIRST_BIT_NUMBER = 10,
3970
                        PORT_A_LAST_ADDRESS = 49151,
3971
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3972
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3973
                        POWER_UP_UNINITIALIZED = "false",
3974
                        RAM_BLOCK_TYPE = "AUTO"
3975
                );
3976
        ram_block1a171 : cycloneive_ram_block
3977
                WITH (
3978
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
3979
                        CLK0_INPUT_CLOCK_ENABLE = "none",
3980
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
3981
                        CONNECTIVITY_CHECKING = "OFF",
3982
                        INIT_FILE = "program.mif",
3983
                        INIT_FILE_LAYOUT = "port_a",
3984
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
3985
                        OPERATION_MODE = "rom",
3986
                        PORT_A_ADDRESS_CLEAR = "none",
3987
                        PORT_A_ADDRESS_WIDTH = 13,
3988
                        PORT_A_DATA_OUT_CLEAR = "none",
3989
                        PORT_A_DATA_OUT_CLOCK = "clock0",
3990
                        PORT_A_DATA_WIDTH = 1,
3991
                        PORT_A_FIRST_ADDRESS = 40960,
3992
                        PORT_A_FIRST_BIT_NUMBER = 11,
3993
                        PORT_A_LAST_ADDRESS = 49151,
3994
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
3995
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
3996
                        POWER_UP_UNINITIALIZED = "false",
3997
                        RAM_BLOCK_TYPE = "AUTO"
3998
                );
3999
        ram_block1a172 : cycloneive_ram_block
4000
                WITH (
4001
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4002
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4003
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4004
                        CONNECTIVITY_CHECKING = "OFF",
4005
                        INIT_FILE = "program.mif",
4006
                        INIT_FILE_LAYOUT = "port_a",
4007
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4008
                        OPERATION_MODE = "rom",
4009
                        PORT_A_ADDRESS_CLEAR = "none",
4010
                        PORT_A_ADDRESS_WIDTH = 13,
4011
                        PORT_A_DATA_OUT_CLEAR = "none",
4012
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4013
                        PORT_A_DATA_WIDTH = 1,
4014
                        PORT_A_FIRST_ADDRESS = 40960,
4015
                        PORT_A_FIRST_BIT_NUMBER = 12,
4016
                        PORT_A_LAST_ADDRESS = 49151,
4017
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4018
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4019
                        POWER_UP_UNINITIALIZED = "false",
4020
                        RAM_BLOCK_TYPE = "AUTO"
4021
                );
4022
        ram_block1a173 : cycloneive_ram_block
4023
                WITH (
4024
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4025
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4026
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4027
                        CONNECTIVITY_CHECKING = "OFF",
4028
                        INIT_FILE = "program.mif",
4029
                        INIT_FILE_LAYOUT = "port_a",
4030
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4031
                        OPERATION_MODE = "rom",
4032
                        PORT_A_ADDRESS_CLEAR = "none",
4033
                        PORT_A_ADDRESS_WIDTH = 13,
4034
                        PORT_A_DATA_OUT_CLEAR = "none",
4035
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4036
                        PORT_A_DATA_WIDTH = 1,
4037
                        PORT_A_FIRST_ADDRESS = 40960,
4038
                        PORT_A_FIRST_BIT_NUMBER = 13,
4039
                        PORT_A_LAST_ADDRESS = 49151,
4040
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4041
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4042
                        POWER_UP_UNINITIALIZED = "false",
4043
                        RAM_BLOCK_TYPE = "AUTO"
4044
                );
4045
        ram_block1a174 : cycloneive_ram_block
4046
                WITH (
4047
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4048
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4049
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4050
                        CONNECTIVITY_CHECKING = "OFF",
4051
                        INIT_FILE = "program.mif",
4052
                        INIT_FILE_LAYOUT = "port_a",
4053
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4054
                        OPERATION_MODE = "rom",
4055
                        PORT_A_ADDRESS_CLEAR = "none",
4056
                        PORT_A_ADDRESS_WIDTH = 13,
4057
                        PORT_A_DATA_OUT_CLEAR = "none",
4058
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4059
                        PORT_A_DATA_WIDTH = 1,
4060
                        PORT_A_FIRST_ADDRESS = 40960,
4061
                        PORT_A_FIRST_BIT_NUMBER = 14,
4062
                        PORT_A_LAST_ADDRESS = 49151,
4063
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4064
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4065
                        POWER_UP_UNINITIALIZED = "false",
4066
                        RAM_BLOCK_TYPE = "AUTO"
4067
                );
4068
        ram_block1a175 : cycloneive_ram_block
4069
                WITH (
4070
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4071
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4072
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4073
                        CONNECTIVITY_CHECKING = "OFF",
4074
                        INIT_FILE = "program.mif",
4075
                        INIT_FILE_LAYOUT = "port_a",
4076
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4077
                        OPERATION_MODE = "rom",
4078
                        PORT_A_ADDRESS_CLEAR = "none",
4079
                        PORT_A_ADDRESS_WIDTH = 13,
4080
                        PORT_A_DATA_OUT_CLEAR = "none",
4081
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4082
                        PORT_A_DATA_WIDTH = 1,
4083
                        PORT_A_FIRST_ADDRESS = 40960,
4084
                        PORT_A_FIRST_BIT_NUMBER = 15,
4085
                        PORT_A_LAST_ADDRESS = 49151,
4086
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4087
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4088
                        POWER_UP_UNINITIALIZED = "false",
4089
                        RAM_BLOCK_TYPE = "AUTO"
4090
                );
4091
        ram_block1a176 : cycloneive_ram_block
4092
                WITH (
4093
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4094
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4095
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4096
                        CONNECTIVITY_CHECKING = "OFF",
4097
                        INIT_FILE = "program.mif",
4098
                        INIT_FILE_LAYOUT = "port_a",
4099
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4100
                        OPERATION_MODE = "rom",
4101
                        PORT_A_ADDRESS_CLEAR = "none",
4102
                        PORT_A_ADDRESS_WIDTH = 13,
4103
                        PORT_A_DATA_OUT_CLEAR = "none",
4104
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4105
                        PORT_A_DATA_WIDTH = 1,
4106
                        PORT_A_FIRST_ADDRESS = 40960,
4107
                        PORT_A_FIRST_BIT_NUMBER = 16,
4108
                        PORT_A_LAST_ADDRESS = 49151,
4109
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4110
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4111
                        POWER_UP_UNINITIALIZED = "false",
4112
                        RAM_BLOCK_TYPE = "AUTO"
4113
                );
4114
        ram_block1a177 : cycloneive_ram_block
4115
                WITH (
4116
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4117
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4118
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4119
                        CONNECTIVITY_CHECKING = "OFF",
4120
                        INIT_FILE = "program.mif",
4121
                        INIT_FILE_LAYOUT = "port_a",
4122
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4123
                        OPERATION_MODE = "rom",
4124
                        PORT_A_ADDRESS_CLEAR = "none",
4125
                        PORT_A_ADDRESS_WIDTH = 13,
4126
                        PORT_A_DATA_OUT_CLEAR = "none",
4127
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4128
                        PORT_A_DATA_WIDTH = 1,
4129
                        PORT_A_FIRST_ADDRESS = 40960,
4130
                        PORT_A_FIRST_BIT_NUMBER = 17,
4131
                        PORT_A_LAST_ADDRESS = 49151,
4132
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4133
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4134
                        POWER_UP_UNINITIALIZED = "false",
4135
                        RAM_BLOCK_TYPE = "AUTO"
4136
                );
4137
        ram_block1a178 : cycloneive_ram_block
4138
                WITH (
4139
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4140
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4141
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4142
                        CONNECTIVITY_CHECKING = "OFF",
4143
                        INIT_FILE = "program.mif",
4144
                        INIT_FILE_LAYOUT = "port_a",
4145
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4146
                        OPERATION_MODE = "rom",
4147
                        PORT_A_ADDRESS_CLEAR = "none",
4148
                        PORT_A_ADDRESS_WIDTH = 13,
4149
                        PORT_A_DATA_OUT_CLEAR = "none",
4150
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4151
                        PORT_A_DATA_WIDTH = 1,
4152
                        PORT_A_FIRST_ADDRESS = 40960,
4153
                        PORT_A_FIRST_BIT_NUMBER = 18,
4154
                        PORT_A_LAST_ADDRESS = 49151,
4155
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4156
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4157
                        POWER_UP_UNINITIALIZED = "false",
4158
                        RAM_BLOCK_TYPE = "AUTO"
4159
                );
4160
        ram_block1a179 : cycloneive_ram_block
4161
                WITH (
4162
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4163
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4164
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4165
                        CONNECTIVITY_CHECKING = "OFF",
4166
                        INIT_FILE = "program.mif",
4167
                        INIT_FILE_LAYOUT = "port_a",
4168
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4169
                        OPERATION_MODE = "rom",
4170
                        PORT_A_ADDRESS_CLEAR = "none",
4171
                        PORT_A_ADDRESS_WIDTH = 13,
4172
                        PORT_A_DATA_OUT_CLEAR = "none",
4173
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4174
                        PORT_A_DATA_WIDTH = 1,
4175
                        PORT_A_FIRST_ADDRESS = 40960,
4176
                        PORT_A_FIRST_BIT_NUMBER = 19,
4177
                        PORT_A_LAST_ADDRESS = 49151,
4178
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4179
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4180
                        POWER_UP_UNINITIALIZED = "false",
4181
                        RAM_BLOCK_TYPE = "AUTO"
4182
                );
4183
        ram_block1a180 : cycloneive_ram_block
4184
                WITH (
4185
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4186
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4187
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4188
                        CONNECTIVITY_CHECKING = "OFF",
4189
                        INIT_FILE = "program.mif",
4190
                        INIT_FILE_LAYOUT = "port_a",
4191
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4192
                        OPERATION_MODE = "rom",
4193
                        PORT_A_ADDRESS_CLEAR = "none",
4194
                        PORT_A_ADDRESS_WIDTH = 13,
4195
                        PORT_A_DATA_OUT_CLEAR = "none",
4196
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4197
                        PORT_A_DATA_WIDTH = 1,
4198
                        PORT_A_FIRST_ADDRESS = 40960,
4199
                        PORT_A_FIRST_BIT_NUMBER = 20,
4200
                        PORT_A_LAST_ADDRESS = 49151,
4201
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4202
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4203
                        POWER_UP_UNINITIALIZED = "false",
4204
                        RAM_BLOCK_TYPE = "AUTO"
4205
                );
4206
        ram_block1a181 : cycloneive_ram_block
4207
                WITH (
4208
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4209
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4210
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4211
                        CONNECTIVITY_CHECKING = "OFF",
4212
                        INIT_FILE = "program.mif",
4213
                        INIT_FILE_LAYOUT = "port_a",
4214
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4215
                        OPERATION_MODE = "rom",
4216
                        PORT_A_ADDRESS_CLEAR = "none",
4217
                        PORT_A_ADDRESS_WIDTH = 13,
4218
                        PORT_A_DATA_OUT_CLEAR = "none",
4219
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4220
                        PORT_A_DATA_WIDTH = 1,
4221
                        PORT_A_FIRST_ADDRESS = 40960,
4222
                        PORT_A_FIRST_BIT_NUMBER = 21,
4223
                        PORT_A_LAST_ADDRESS = 49151,
4224
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4225
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4226
                        POWER_UP_UNINITIALIZED = "false",
4227
                        RAM_BLOCK_TYPE = "AUTO"
4228
                );
4229
        ram_block1a182 : cycloneive_ram_block
4230
                WITH (
4231
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4232
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4233
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4234
                        CONNECTIVITY_CHECKING = "OFF",
4235
                        INIT_FILE = "program.mif",
4236
                        INIT_FILE_LAYOUT = "port_a",
4237
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4238
                        OPERATION_MODE = "rom",
4239
                        PORT_A_ADDRESS_CLEAR = "none",
4240
                        PORT_A_ADDRESS_WIDTH = 13,
4241
                        PORT_A_DATA_OUT_CLEAR = "none",
4242
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4243
                        PORT_A_DATA_WIDTH = 1,
4244
                        PORT_A_FIRST_ADDRESS = 40960,
4245
                        PORT_A_FIRST_BIT_NUMBER = 22,
4246
                        PORT_A_LAST_ADDRESS = 49151,
4247
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4248
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4249
                        POWER_UP_UNINITIALIZED = "false",
4250
                        RAM_BLOCK_TYPE = "AUTO"
4251
                );
4252
        ram_block1a183 : cycloneive_ram_block
4253
                WITH (
4254
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4255
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4256
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4257
                        CONNECTIVITY_CHECKING = "OFF",
4258
                        INIT_FILE = "program.mif",
4259
                        INIT_FILE_LAYOUT = "port_a",
4260
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4261
                        OPERATION_MODE = "rom",
4262
                        PORT_A_ADDRESS_CLEAR = "none",
4263
                        PORT_A_ADDRESS_WIDTH = 13,
4264
                        PORT_A_DATA_OUT_CLEAR = "none",
4265
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4266
                        PORT_A_DATA_WIDTH = 1,
4267
                        PORT_A_FIRST_ADDRESS = 40960,
4268
                        PORT_A_FIRST_BIT_NUMBER = 23,
4269
                        PORT_A_LAST_ADDRESS = 49151,
4270
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4271
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4272
                        POWER_UP_UNINITIALIZED = "false",
4273
                        RAM_BLOCK_TYPE = "AUTO"
4274
                );
4275
        ram_block1a184 : cycloneive_ram_block
4276
                WITH (
4277
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4278
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4279
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4280
                        CONNECTIVITY_CHECKING = "OFF",
4281
                        INIT_FILE = "program.mif",
4282
                        INIT_FILE_LAYOUT = "port_a",
4283
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4284
                        OPERATION_MODE = "rom",
4285
                        PORT_A_ADDRESS_CLEAR = "none",
4286
                        PORT_A_ADDRESS_WIDTH = 13,
4287
                        PORT_A_DATA_OUT_CLEAR = "none",
4288
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4289
                        PORT_A_DATA_WIDTH = 1,
4290
                        PORT_A_FIRST_ADDRESS = 40960,
4291
                        PORT_A_FIRST_BIT_NUMBER = 24,
4292
                        PORT_A_LAST_ADDRESS = 49151,
4293
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4294
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4295
                        POWER_UP_UNINITIALIZED = "false",
4296
                        RAM_BLOCK_TYPE = "AUTO"
4297
                );
4298
        ram_block1a185 : cycloneive_ram_block
4299
                WITH (
4300
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4301
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4302
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4303
                        CONNECTIVITY_CHECKING = "OFF",
4304
                        INIT_FILE = "program.mif",
4305
                        INIT_FILE_LAYOUT = "port_a",
4306
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4307
                        OPERATION_MODE = "rom",
4308
                        PORT_A_ADDRESS_CLEAR = "none",
4309
                        PORT_A_ADDRESS_WIDTH = 13,
4310
                        PORT_A_DATA_OUT_CLEAR = "none",
4311
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4312
                        PORT_A_DATA_WIDTH = 1,
4313
                        PORT_A_FIRST_ADDRESS = 40960,
4314
                        PORT_A_FIRST_BIT_NUMBER = 25,
4315
                        PORT_A_LAST_ADDRESS = 49151,
4316
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4317
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4318
                        POWER_UP_UNINITIALIZED = "false",
4319
                        RAM_BLOCK_TYPE = "AUTO"
4320
                );
4321
        ram_block1a186 : cycloneive_ram_block
4322
                WITH (
4323
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4324
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4325
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4326
                        CONNECTIVITY_CHECKING = "OFF",
4327
                        INIT_FILE = "program.mif",
4328
                        INIT_FILE_LAYOUT = "port_a",
4329
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4330
                        OPERATION_MODE = "rom",
4331
                        PORT_A_ADDRESS_CLEAR = "none",
4332
                        PORT_A_ADDRESS_WIDTH = 13,
4333
                        PORT_A_DATA_OUT_CLEAR = "none",
4334
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4335
                        PORT_A_DATA_WIDTH = 1,
4336
                        PORT_A_FIRST_ADDRESS = 40960,
4337
                        PORT_A_FIRST_BIT_NUMBER = 26,
4338
                        PORT_A_LAST_ADDRESS = 49151,
4339
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4340
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4341
                        POWER_UP_UNINITIALIZED = "false",
4342
                        RAM_BLOCK_TYPE = "AUTO"
4343
                );
4344
        ram_block1a187 : cycloneive_ram_block
4345
                WITH (
4346
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4347
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4348
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4349
                        CONNECTIVITY_CHECKING = "OFF",
4350
                        INIT_FILE = "program.mif",
4351
                        INIT_FILE_LAYOUT = "port_a",
4352
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4353
                        OPERATION_MODE = "rom",
4354
                        PORT_A_ADDRESS_CLEAR = "none",
4355
                        PORT_A_ADDRESS_WIDTH = 13,
4356
                        PORT_A_DATA_OUT_CLEAR = "none",
4357
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4358
                        PORT_A_DATA_WIDTH = 1,
4359
                        PORT_A_FIRST_ADDRESS = 40960,
4360
                        PORT_A_FIRST_BIT_NUMBER = 27,
4361
                        PORT_A_LAST_ADDRESS = 49151,
4362
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4363
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4364
                        POWER_UP_UNINITIALIZED = "false",
4365
                        RAM_BLOCK_TYPE = "AUTO"
4366
                );
4367
        ram_block1a188 : cycloneive_ram_block
4368
                WITH (
4369
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4370
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4371
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4372
                        CONNECTIVITY_CHECKING = "OFF",
4373
                        INIT_FILE = "program.mif",
4374
                        INIT_FILE_LAYOUT = "port_a",
4375
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4376
                        OPERATION_MODE = "rom",
4377
                        PORT_A_ADDRESS_CLEAR = "none",
4378
                        PORT_A_ADDRESS_WIDTH = 13,
4379
                        PORT_A_DATA_OUT_CLEAR = "none",
4380
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4381
                        PORT_A_DATA_WIDTH = 1,
4382
                        PORT_A_FIRST_ADDRESS = 40960,
4383
                        PORT_A_FIRST_BIT_NUMBER = 28,
4384
                        PORT_A_LAST_ADDRESS = 49151,
4385
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4386
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4387
                        POWER_UP_UNINITIALIZED = "false",
4388
                        RAM_BLOCK_TYPE = "AUTO"
4389
                );
4390
        ram_block1a189 : cycloneive_ram_block
4391
                WITH (
4392
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4393
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4394
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4395
                        CONNECTIVITY_CHECKING = "OFF",
4396
                        INIT_FILE = "program.mif",
4397
                        INIT_FILE_LAYOUT = "port_a",
4398
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4399
                        OPERATION_MODE = "rom",
4400
                        PORT_A_ADDRESS_CLEAR = "none",
4401
                        PORT_A_ADDRESS_WIDTH = 13,
4402
                        PORT_A_DATA_OUT_CLEAR = "none",
4403
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4404
                        PORT_A_DATA_WIDTH = 1,
4405
                        PORT_A_FIRST_ADDRESS = 40960,
4406
                        PORT_A_FIRST_BIT_NUMBER = 29,
4407
                        PORT_A_LAST_ADDRESS = 49151,
4408
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4409
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4410
                        POWER_UP_UNINITIALIZED = "false",
4411
                        RAM_BLOCK_TYPE = "AUTO"
4412
                );
4413
        ram_block1a190 : cycloneive_ram_block
4414
                WITH (
4415
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4416
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4417
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4418
                        CONNECTIVITY_CHECKING = "OFF",
4419
                        INIT_FILE = "program.mif",
4420
                        INIT_FILE_LAYOUT = "port_a",
4421
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4422
                        OPERATION_MODE = "rom",
4423
                        PORT_A_ADDRESS_CLEAR = "none",
4424
                        PORT_A_ADDRESS_WIDTH = 13,
4425
                        PORT_A_DATA_OUT_CLEAR = "none",
4426
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4427
                        PORT_A_DATA_WIDTH = 1,
4428
                        PORT_A_FIRST_ADDRESS = 40960,
4429
                        PORT_A_FIRST_BIT_NUMBER = 30,
4430
                        PORT_A_LAST_ADDRESS = 49151,
4431
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4432
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4433
                        POWER_UP_UNINITIALIZED = "false",
4434
                        RAM_BLOCK_TYPE = "AUTO"
4435
                );
4436
        ram_block1a191 : cycloneive_ram_block
4437
                WITH (
4438
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4439
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4440
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4441
                        CONNECTIVITY_CHECKING = "OFF",
4442
                        INIT_FILE = "program.mif",
4443
                        INIT_FILE_LAYOUT = "port_a",
4444
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4445
                        OPERATION_MODE = "rom",
4446
                        PORT_A_ADDRESS_CLEAR = "none",
4447
                        PORT_A_ADDRESS_WIDTH = 13,
4448
                        PORT_A_DATA_OUT_CLEAR = "none",
4449
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4450
                        PORT_A_DATA_WIDTH = 1,
4451
                        PORT_A_FIRST_ADDRESS = 40960,
4452
                        PORT_A_FIRST_BIT_NUMBER = 31,
4453
                        PORT_A_LAST_ADDRESS = 49151,
4454
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4455
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4456
                        POWER_UP_UNINITIALIZED = "false",
4457
                        RAM_BLOCK_TYPE = "AUTO"
4458
                );
4459
        ram_block1a192 : cycloneive_ram_block
4460
                WITH (
4461
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4462
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4463
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4464
                        CONNECTIVITY_CHECKING = "OFF",
4465
                        INIT_FILE = "program.mif",
4466
                        INIT_FILE_LAYOUT = "port_a",
4467
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4468
                        OPERATION_MODE = "rom",
4469
                        PORT_A_ADDRESS_CLEAR = "none",
4470
                        PORT_A_ADDRESS_WIDTH = 13,
4471
                        PORT_A_DATA_OUT_CLEAR = "none",
4472
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4473
                        PORT_A_DATA_WIDTH = 1,
4474
                        PORT_A_FIRST_ADDRESS = 49152,
4475
                        PORT_A_FIRST_BIT_NUMBER = 0,
4476
                        PORT_A_LAST_ADDRESS = 57343,
4477
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4478
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4479
                        POWER_UP_UNINITIALIZED = "false",
4480
                        RAM_BLOCK_TYPE = "AUTO"
4481
                );
4482
        ram_block1a193 : cycloneive_ram_block
4483
                WITH (
4484
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4485
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4486
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4487
                        CONNECTIVITY_CHECKING = "OFF",
4488
                        INIT_FILE = "program.mif",
4489
                        INIT_FILE_LAYOUT = "port_a",
4490
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4491
                        OPERATION_MODE = "rom",
4492
                        PORT_A_ADDRESS_CLEAR = "none",
4493
                        PORT_A_ADDRESS_WIDTH = 13,
4494
                        PORT_A_DATA_OUT_CLEAR = "none",
4495
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4496
                        PORT_A_DATA_WIDTH = 1,
4497
                        PORT_A_FIRST_ADDRESS = 49152,
4498
                        PORT_A_FIRST_BIT_NUMBER = 1,
4499
                        PORT_A_LAST_ADDRESS = 57343,
4500
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4501
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4502
                        POWER_UP_UNINITIALIZED = "false",
4503
                        RAM_BLOCK_TYPE = "AUTO"
4504
                );
4505
        ram_block1a194 : cycloneive_ram_block
4506
                WITH (
4507
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4508
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4509
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4510
                        CONNECTIVITY_CHECKING = "OFF",
4511
                        INIT_FILE = "program.mif",
4512
                        INIT_FILE_LAYOUT = "port_a",
4513
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4514
                        OPERATION_MODE = "rom",
4515
                        PORT_A_ADDRESS_CLEAR = "none",
4516
                        PORT_A_ADDRESS_WIDTH = 13,
4517
                        PORT_A_DATA_OUT_CLEAR = "none",
4518
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4519
                        PORT_A_DATA_WIDTH = 1,
4520
                        PORT_A_FIRST_ADDRESS = 49152,
4521
                        PORT_A_FIRST_BIT_NUMBER = 2,
4522
                        PORT_A_LAST_ADDRESS = 57343,
4523
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4524
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4525
                        POWER_UP_UNINITIALIZED = "false",
4526
                        RAM_BLOCK_TYPE = "AUTO"
4527
                );
4528
        ram_block1a195 : cycloneive_ram_block
4529
                WITH (
4530
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4531
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4532
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4533
                        CONNECTIVITY_CHECKING = "OFF",
4534
                        INIT_FILE = "program.mif",
4535
                        INIT_FILE_LAYOUT = "port_a",
4536
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4537
                        OPERATION_MODE = "rom",
4538
                        PORT_A_ADDRESS_CLEAR = "none",
4539
                        PORT_A_ADDRESS_WIDTH = 13,
4540
                        PORT_A_DATA_OUT_CLEAR = "none",
4541
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4542
                        PORT_A_DATA_WIDTH = 1,
4543
                        PORT_A_FIRST_ADDRESS = 49152,
4544
                        PORT_A_FIRST_BIT_NUMBER = 3,
4545
                        PORT_A_LAST_ADDRESS = 57343,
4546
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4547
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4548
                        POWER_UP_UNINITIALIZED = "false",
4549
                        RAM_BLOCK_TYPE = "AUTO"
4550
                );
4551
        ram_block1a196 : cycloneive_ram_block
4552
                WITH (
4553
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4554
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4555
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4556
                        CONNECTIVITY_CHECKING = "OFF",
4557
                        INIT_FILE = "program.mif",
4558
                        INIT_FILE_LAYOUT = "port_a",
4559
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4560
                        OPERATION_MODE = "rom",
4561
                        PORT_A_ADDRESS_CLEAR = "none",
4562
                        PORT_A_ADDRESS_WIDTH = 13,
4563
                        PORT_A_DATA_OUT_CLEAR = "none",
4564
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4565
                        PORT_A_DATA_WIDTH = 1,
4566
                        PORT_A_FIRST_ADDRESS = 49152,
4567
                        PORT_A_FIRST_BIT_NUMBER = 4,
4568
                        PORT_A_LAST_ADDRESS = 57343,
4569
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4570
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4571
                        POWER_UP_UNINITIALIZED = "false",
4572
                        RAM_BLOCK_TYPE = "AUTO"
4573
                );
4574
        ram_block1a197 : cycloneive_ram_block
4575
                WITH (
4576
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4577
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4578
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4579
                        CONNECTIVITY_CHECKING = "OFF",
4580
                        INIT_FILE = "program.mif",
4581
                        INIT_FILE_LAYOUT = "port_a",
4582
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4583
                        OPERATION_MODE = "rom",
4584
                        PORT_A_ADDRESS_CLEAR = "none",
4585
                        PORT_A_ADDRESS_WIDTH = 13,
4586
                        PORT_A_DATA_OUT_CLEAR = "none",
4587
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4588
                        PORT_A_DATA_WIDTH = 1,
4589
                        PORT_A_FIRST_ADDRESS = 49152,
4590
                        PORT_A_FIRST_BIT_NUMBER = 5,
4591
                        PORT_A_LAST_ADDRESS = 57343,
4592
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4593
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4594
                        POWER_UP_UNINITIALIZED = "false",
4595
                        RAM_BLOCK_TYPE = "AUTO"
4596
                );
4597
        ram_block1a198 : cycloneive_ram_block
4598
                WITH (
4599
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4600
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4601
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4602
                        CONNECTIVITY_CHECKING = "OFF",
4603
                        INIT_FILE = "program.mif",
4604
                        INIT_FILE_LAYOUT = "port_a",
4605
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4606
                        OPERATION_MODE = "rom",
4607
                        PORT_A_ADDRESS_CLEAR = "none",
4608
                        PORT_A_ADDRESS_WIDTH = 13,
4609
                        PORT_A_DATA_OUT_CLEAR = "none",
4610
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4611
                        PORT_A_DATA_WIDTH = 1,
4612
                        PORT_A_FIRST_ADDRESS = 49152,
4613
                        PORT_A_FIRST_BIT_NUMBER = 6,
4614
                        PORT_A_LAST_ADDRESS = 57343,
4615
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4616
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4617
                        POWER_UP_UNINITIALIZED = "false",
4618
                        RAM_BLOCK_TYPE = "AUTO"
4619
                );
4620
        ram_block1a199 : cycloneive_ram_block
4621
                WITH (
4622
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4623
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4624
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4625
                        CONNECTIVITY_CHECKING = "OFF",
4626
                        INIT_FILE = "program.mif",
4627
                        INIT_FILE_LAYOUT = "port_a",
4628
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4629
                        OPERATION_MODE = "rom",
4630
                        PORT_A_ADDRESS_CLEAR = "none",
4631
                        PORT_A_ADDRESS_WIDTH = 13,
4632
                        PORT_A_DATA_OUT_CLEAR = "none",
4633
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4634
                        PORT_A_DATA_WIDTH = 1,
4635
                        PORT_A_FIRST_ADDRESS = 49152,
4636
                        PORT_A_FIRST_BIT_NUMBER = 7,
4637
                        PORT_A_LAST_ADDRESS = 57343,
4638
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4639
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4640
                        POWER_UP_UNINITIALIZED = "false",
4641
                        RAM_BLOCK_TYPE = "AUTO"
4642
                );
4643
        ram_block1a200 : cycloneive_ram_block
4644
                WITH (
4645
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4646
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4647
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4648
                        CONNECTIVITY_CHECKING = "OFF",
4649
                        INIT_FILE = "program.mif",
4650
                        INIT_FILE_LAYOUT = "port_a",
4651
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4652
                        OPERATION_MODE = "rom",
4653
                        PORT_A_ADDRESS_CLEAR = "none",
4654
                        PORT_A_ADDRESS_WIDTH = 13,
4655
                        PORT_A_DATA_OUT_CLEAR = "none",
4656
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4657
                        PORT_A_DATA_WIDTH = 1,
4658
                        PORT_A_FIRST_ADDRESS = 49152,
4659
                        PORT_A_FIRST_BIT_NUMBER = 8,
4660
                        PORT_A_LAST_ADDRESS = 57343,
4661
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4662
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4663
                        POWER_UP_UNINITIALIZED = "false",
4664
                        RAM_BLOCK_TYPE = "AUTO"
4665
                );
4666
        ram_block1a201 : cycloneive_ram_block
4667
                WITH (
4668
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4669
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4670
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4671
                        CONNECTIVITY_CHECKING = "OFF",
4672
                        INIT_FILE = "program.mif",
4673
                        INIT_FILE_LAYOUT = "port_a",
4674
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4675
                        OPERATION_MODE = "rom",
4676
                        PORT_A_ADDRESS_CLEAR = "none",
4677
                        PORT_A_ADDRESS_WIDTH = 13,
4678
                        PORT_A_DATA_OUT_CLEAR = "none",
4679
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4680
                        PORT_A_DATA_WIDTH = 1,
4681
                        PORT_A_FIRST_ADDRESS = 49152,
4682
                        PORT_A_FIRST_BIT_NUMBER = 9,
4683
                        PORT_A_LAST_ADDRESS = 57343,
4684
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4685
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4686
                        POWER_UP_UNINITIALIZED = "false",
4687
                        RAM_BLOCK_TYPE = "AUTO"
4688
                );
4689
        ram_block1a202 : cycloneive_ram_block
4690
                WITH (
4691
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4692
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4693
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4694
                        CONNECTIVITY_CHECKING = "OFF",
4695
                        INIT_FILE = "program.mif",
4696
                        INIT_FILE_LAYOUT = "port_a",
4697
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4698
                        OPERATION_MODE = "rom",
4699
                        PORT_A_ADDRESS_CLEAR = "none",
4700
                        PORT_A_ADDRESS_WIDTH = 13,
4701
                        PORT_A_DATA_OUT_CLEAR = "none",
4702
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4703
                        PORT_A_DATA_WIDTH = 1,
4704
                        PORT_A_FIRST_ADDRESS = 49152,
4705
                        PORT_A_FIRST_BIT_NUMBER = 10,
4706
                        PORT_A_LAST_ADDRESS = 57343,
4707
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4708
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4709
                        POWER_UP_UNINITIALIZED = "false",
4710
                        RAM_BLOCK_TYPE = "AUTO"
4711
                );
4712
        ram_block1a203 : cycloneive_ram_block
4713
                WITH (
4714
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4715
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4716
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4717
                        CONNECTIVITY_CHECKING = "OFF",
4718
                        INIT_FILE = "program.mif",
4719
                        INIT_FILE_LAYOUT = "port_a",
4720
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4721
                        OPERATION_MODE = "rom",
4722
                        PORT_A_ADDRESS_CLEAR = "none",
4723
                        PORT_A_ADDRESS_WIDTH = 13,
4724
                        PORT_A_DATA_OUT_CLEAR = "none",
4725
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4726
                        PORT_A_DATA_WIDTH = 1,
4727
                        PORT_A_FIRST_ADDRESS = 49152,
4728
                        PORT_A_FIRST_BIT_NUMBER = 11,
4729
                        PORT_A_LAST_ADDRESS = 57343,
4730
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4731
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4732
                        POWER_UP_UNINITIALIZED = "false",
4733
                        RAM_BLOCK_TYPE = "AUTO"
4734
                );
4735
        ram_block1a204 : cycloneive_ram_block
4736
                WITH (
4737
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4738
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4739
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4740
                        CONNECTIVITY_CHECKING = "OFF",
4741
                        INIT_FILE = "program.mif",
4742
                        INIT_FILE_LAYOUT = "port_a",
4743
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4744
                        OPERATION_MODE = "rom",
4745
                        PORT_A_ADDRESS_CLEAR = "none",
4746
                        PORT_A_ADDRESS_WIDTH = 13,
4747
                        PORT_A_DATA_OUT_CLEAR = "none",
4748
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4749
                        PORT_A_DATA_WIDTH = 1,
4750
                        PORT_A_FIRST_ADDRESS = 49152,
4751
                        PORT_A_FIRST_BIT_NUMBER = 12,
4752
                        PORT_A_LAST_ADDRESS = 57343,
4753
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4754
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4755
                        POWER_UP_UNINITIALIZED = "false",
4756
                        RAM_BLOCK_TYPE = "AUTO"
4757
                );
4758
        ram_block1a205 : cycloneive_ram_block
4759
                WITH (
4760
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4761
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4762
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4763
                        CONNECTIVITY_CHECKING = "OFF",
4764
                        INIT_FILE = "program.mif",
4765
                        INIT_FILE_LAYOUT = "port_a",
4766
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4767
                        OPERATION_MODE = "rom",
4768
                        PORT_A_ADDRESS_CLEAR = "none",
4769
                        PORT_A_ADDRESS_WIDTH = 13,
4770
                        PORT_A_DATA_OUT_CLEAR = "none",
4771
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4772
                        PORT_A_DATA_WIDTH = 1,
4773
                        PORT_A_FIRST_ADDRESS = 49152,
4774
                        PORT_A_FIRST_BIT_NUMBER = 13,
4775
                        PORT_A_LAST_ADDRESS = 57343,
4776
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4777
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4778
                        POWER_UP_UNINITIALIZED = "false",
4779
                        RAM_BLOCK_TYPE = "AUTO"
4780
                );
4781
        ram_block1a206 : cycloneive_ram_block
4782
                WITH (
4783
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4784
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4785
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4786
                        CONNECTIVITY_CHECKING = "OFF",
4787
                        INIT_FILE = "program.mif",
4788
                        INIT_FILE_LAYOUT = "port_a",
4789
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4790
                        OPERATION_MODE = "rom",
4791
                        PORT_A_ADDRESS_CLEAR = "none",
4792
                        PORT_A_ADDRESS_WIDTH = 13,
4793
                        PORT_A_DATA_OUT_CLEAR = "none",
4794
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4795
                        PORT_A_DATA_WIDTH = 1,
4796
                        PORT_A_FIRST_ADDRESS = 49152,
4797
                        PORT_A_FIRST_BIT_NUMBER = 14,
4798
                        PORT_A_LAST_ADDRESS = 57343,
4799
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4800
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4801
                        POWER_UP_UNINITIALIZED = "false",
4802
                        RAM_BLOCK_TYPE = "AUTO"
4803
                );
4804
        ram_block1a207 : cycloneive_ram_block
4805
                WITH (
4806
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4807
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4808
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4809
                        CONNECTIVITY_CHECKING = "OFF",
4810
                        INIT_FILE = "program.mif",
4811
                        INIT_FILE_LAYOUT = "port_a",
4812
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4813
                        OPERATION_MODE = "rom",
4814
                        PORT_A_ADDRESS_CLEAR = "none",
4815
                        PORT_A_ADDRESS_WIDTH = 13,
4816
                        PORT_A_DATA_OUT_CLEAR = "none",
4817
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4818
                        PORT_A_DATA_WIDTH = 1,
4819
                        PORT_A_FIRST_ADDRESS = 49152,
4820
                        PORT_A_FIRST_BIT_NUMBER = 15,
4821
                        PORT_A_LAST_ADDRESS = 57343,
4822
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4823
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4824
                        POWER_UP_UNINITIALIZED = "false",
4825
                        RAM_BLOCK_TYPE = "AUTO"
4826
                );
4827
        ram_block1a208 : cycloneive_ram_block
4828
                WITH (
4829
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4830
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4831
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4832
                        CONNECTIVITY_CHECKING = "OFF",
4833
                        INIT_FILE = "program.mif",
4834
                        INIT_FILE_LAYOUT = "port_a",
4835
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4836
                        OPERATION_MODE = "rom",
4837
                        PORT_A_ADDRESS_CLEAR = "none",
4838
                        PORT_A_ADDRESS_WIDTH = 13,
4839
                        PORT_A_DATA_OUT_CLEAR = "none",
4840
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4841
                        PORT_A_DATA_WIDTH = 1,
4842
                        PORT_A_FIRST_ADDRESS = 49152,
4843
                        PORT_A_FIRST_BIT_NUMBER = 16,
4844
                        PORT_A_LAST_ADDRESS = 57343,
4845
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4846
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4847
                        POWER_UP_UNINITIALIZED = "false",
4848
                        RAM_BLOCK_TYPE = "AUTO"
4849
                );
4850
        ram_block1a209 : cycloneive_ram_block
4851
                WITH (
4852
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4853
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4854
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4855
                        CONNECTIVITY_CHECKING = "OFF",
4856
                        INIT_FILE = "program.mif",
4857
                        INIT_FILE_LAYOUT = "port_a",
4858
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4859
                        OPERATION_MODE = "rom",
4860
                        PORT_A_ADDRESS_CLEAR = "none",
4861
                        PORT_A_ADDRESS_WIDTH = 13,
4862
                        PORT_A_DATA_OUT_CLEAR = "none",
4863
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4864
                        PORT_A_DATA_WIDTH = 1,
4865
                        PORT_A_FIRST_ADDRESS = 49152,
4866
                        PORT_A_FIRST_BIT_NUMBER = 17,
4867
                        PORT_A_LAST_ADDRESS = 57343,
4868
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4869
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4870
                        POWER_UP_UNINITIALIZED = "false",
4871
                        RAM_BLOCK_TYPE = "AUTO"
4872
                );
4873
        ram_block1a210 : cycloneive_ram_block
4874
                WITH (
4875
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4876
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4877
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4878
                        CONNECTIVITY_CHECKING = "OFF",
4879
                        INIT_FILE = "program.mif",
4880
                        INIT_FILE_LAYOUT = "port_a",
4881
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4882
                        OPERATION_MODE = "rom",
4883
                        PORT_A_ADDRESS_CLEAR = "none",
4884
                        PORT_A_ADDRESS_WIDTH = 13,
4885
                        PORT_A_DATA_OUT_CLEAR = "none",
4886
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4887
                        PORT_A_DATA_WIDTH = 1,
4888
                        PORT_A_FIRST_ADDRESS = 49152,
4889
                        PORT_A_FIRST_BIT_NUMBER = 18,
4890
                        PORT_A_LAST_ADDRESS = 57343,
4891
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4892
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4893
                        POWER_UP_UNINITIALIZED = "false",
4894
                        RAM_BLOCK_TYPE = "AUTO"
4895
                );
4896
        ram_block1a211 : cycloneive_ram_block
4897
                WITH (
4898
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4899
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4900
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4901
                        CONNECTIVITY_CHECKING = "OFF",
4902
                        INIT_FILE = "program.mif",
4903
                        INIT_FILE_LAYOUT = "port_a",
4904
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4905
                        OPERATION_MODE = "rom",
4906
                        PORT_A_ADDRESS_CLEAR = "none",
4907
                        PORT_A_ADDRESS_WIDTH = 13,
4908
                        PORT_A_DATA_OUT_CLEAR = "none",
4909
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4910
                        PORT_A_DATA_WIDTH = 1,
4911
                        PORT_A_FIRST_ADDRESS = 49152,
4912
                        PORT_A_FIRST_BIT_NUMBER = 19,
4913
                        PORT_A_LAST_ADDRESS = 57343,
4914
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4915
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4916
                        POWER_UP_UNINITIALIZED = "false",
4917
                        RAM_BLOCK_TYPE = "AUTO"
4918
                );
4919
        ram_block1a212 : cycloneive_ram_block
4920
                WITH (
4921
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4922
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4923
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4924
                        CONNECTIVITY_CHECKING = "OFF",
4925
                        INIT_FILE = "program.mif",
4926
                        INIT_FILE_LAYOUT = "port_a",
4927
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4928
                        OPERATION_MODE = "rom",
4929
                        PORT_A_ADDRESS_CLEAR = "none",
4930
                        PORT_A_ADDRESS_WIDTH = 13,
4931
                        PORT_A_DATA_OUT_CLEAR = "none",
4932
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4933
                        PORT_A_DATA_WIDTH = 1,
4934
                        PORT_A_FIRST_ADDRESS = 49152,
4935
                        PORT_A_FIRST_BIT_NUMBER = 20,
4936
                        PORT_A_LAST_ADDRESS = 57343,
4937
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4938
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4939
                        POWER_UP_UNINITIALIZED = "false",
4940
                        RAM_BLOCK_TYPE = "AUTO"
4941
                );
4942
        ram_block1a213 : cycloneive_ram_block
4943
                WITH (
4944
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4945
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4946
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4947
                        CONNECTIVITY_CHECKING = "OFF",
4948
                        INIT_FILE = "program.mif",
4949
                        INIT_FILE_LAYOUT = "port_a",
4950
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4951
                        OPERATION_MODE = "rom",
4952
                        PORT_A_ADDRESS_CLEAR = "none",
4953
                        PORT_A_ADDRESS_WIDTH = 13,
4954
                        PORT_A_DATA_OUT_CLEAR = "none",
4955
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4956
                        PORT_A_DATA_WIDTH = 1,
4957
                        PORT_A_FIRST_ADDRESS = 49152,
4958
                        PORT_A_FIRST_BIT_NUMBER = 21,
4959
                        PORT_A_LAST_ADDRESS = 57343,
4960
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4961
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4962
                        POWER_UP_UNINITIALIZED = "false",
4963
                        RAM_BLOCK_TYPE = "AUTO"
4964
                );
4965
        ram_block1a214 : cycloneive_ram_block
4966
                WITH (
4967
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4968
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4969
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4970
                        CONNECTIVITY_CHECKING = "OFF",
4971
                        INIT_FILE = "program.mif",
4972
                        INIT_FILE_LAYOUT = "port_a",
4973
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4974
                        OPERATION_MODE = "rom",
4975
                        PORT_A_ADDRESS_CLEAR = "none",
4976
                        PORT_A_ADDRESS_WIDTH = 13,
4977
                        PORT_A_DATA_OUT_CLEAR = "none",
4978
                        PORT_A_DATA_OUT_CLOCK = "clock0",
4979
                        PORT_A_DATA_WIDTH = 1,
4980
                        PORT_A_FIRST_ADDRESS = 49152,
4981
                        PORT_A_FIRST_BIT_NUMBER = 22,
4982
                        PORT_A_LAST_ADDRESS = 57343,
4983
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
4984
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
4985
                        POWER_UP_UNINITIALIZED = "false",
4986
                        RAM_BLOCK_TYPE = "AUTO"
4987
                );
4988
        ram_block1a215 : cycloneive_ram_block
4989
                WITH (
4990
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
4991
                        CLK0_INPUT_CLOCK_ENABLE = "none",
4992
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
4993
                        CONNECTIVITY_CHECKING = "OFF",
4994
                        INIT_FILE = "program.mif",
4995
                        INIT_FILE_LAYOUT = "port_a",
4996
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
4997
                        OPERATION_MODE = "rom",
4998
                        PORT_A_ADDRESS_CLEAR = "none",
4999
                        PORT_A_ADDRESS_WIDTH = 13,
5000
                        PORT_A_DATA_OUT_CLEAR = "none",
5001
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5002
                        PORT_A_DATA_WIDTH = 1,
5003
                        PORT_A_FIRST_ADDRESS = 49152,
5004
                        PORT_A_FIRST_BIT_NUMBER = 23,
5005
                        PORT_A_LAST_ADDRESS = 57343,
5006
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5007
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5008
                        POWER_UP_UNINITIALIZED = "false",
5009
                        RAM_BLOCK_TYPE = "AUTO"
5010
                );
5011
        ram_block1a216 : cycloneive_ram_block
5012
                WITH (
5013
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5014
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5015
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5016
                        CONNECTIVITY_CHECKING = "OFF",
5017
                        INIT_FILE = "program.mif",
5018
                        INIT_FILE_LAYOUT = "port_a",
5019
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5020
                        OPERATION_MODE = "rom",
5021
                        PORT_A_ADDRESS_CLEAR = "none",
5022
                        PORT_A_ADDRESS_WIDTH = 13,
5023
                        PORT_A_DATA_OUT_CLEAR = "none",
5024
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5025
                        PORT_A_DATA_WIDTH = 1,
5026
                        PORT_A_FIRST_ADDRESS = 49152,
5027
                        PORT_A_FIRST_BIT_NUMBER = 24,
5028
                        PORT_A_LAST_ADDRESS = 57343,
5029
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5030
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5031
                        POWER_UP_UNINITIALIZED = "false",
5032
                        RAM_BLOCK_TYPE = "AUTO"
5033
                );
5034
        ram_block1a217 : cycloneive_ram_block
5035
                WITH (
5036
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5037
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5038
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5039
                        CONNECTIVITY_CHECKING = "OFF",
5040
                        INIT_FILE = "program.mif",
5041
                        INIT_FILE_LAYOUT = "port_a",
5042
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5043
                        OPERATION_MODE = "rom",
5044
                        PORT_A_ADDRESS_CLEAR = "none",
5045
                        PORT_A_ADDRESS_WIDTH = 13,
5046
                        PORT_A_DATA_OUT_CLEAR = "none",
5047
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5048
                        PORT_A_DATA_WIDTH = 1,
5049
                        PORT_A_FIRST_ADDRESS = 49152,
5050
                        PORT_A_FIRST_BIT_NUMBER = 25,
5051
                        PORT_A_LAST_ADDRESS = 57343,
5052
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5053
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5054
                        POWER_UP_UNINITIALIZED = "false",
5055
                        RAM_BLOCK_TYPE = "AUTO"
5056
                );
5057
        ram_block1a218 : cycloneive_ram_block
5058
                WITH (
5059
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5060
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5061
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5062
                        CONNECTIVITY_CHECKING = "OFF",
5063
                        INIT_FILE = "program.mif",
5064
                        INIT_FILE_LAYOUT = "port_a",
5065
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5066
                        OPERATION_MODE = "rom",
5067
                        PORT_A_ADDRESS_CLEAR = "none",
5068
                        PORT_A_ADDRESS_WIDTH = 13,
5069
                        PORT_A_DATA_OUT_CLEAR = "none",
5070
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5071
                        PORT_A_DATA_WIDTH = 1,
5072
                        PORT_A_FIRST_ADDRESS = 49152,
5073
                        PORT_A_FIRST_BIT_NUMBER = 26,
5074
                        PORT_A_LAST_ADDRESS = 57343,
5075
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5076
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5077
                        POWER_UP_UNINITIALIZED = "false",
5078
                        RAM_BLOCK_TYPE = "AUTO"
5079
                );
5080
        ram_block1a219 : cycloneive_ram_block
5081
                WITH (
5082
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5083
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5084
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5085
                        CONNECTIVITY_CHECKING = "OFF",
5086
                        INIT_FILE = "program.mif",
5087
                        INIT_FILE_LAYOUT = "port_a",
5088
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5089
                        OPERATION_MODE = "rom",
5090
                        PORT_A_ADDRESS_CLEAR = "none",
5091
                        PORT_A_ADDRESS_WIDTH = 13,
5092
                        PORT_A_DATA_OUT_CLEAR = "none",
5093
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5094
                        PORT_A_DATA_WIDTH = 1,
5095
                        PORT_A_FIRST_ADDRESS = 49152,
5096
                        PORT_A_FIRST_BIT_NUMBER = 27,
5097
                        PORT_A_LAST_ADDRESS = 57343,
5098
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5099
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5100
                        POWER_UP_UNINITIALIZED = "false",
5101
                        RAM_BLOCK_TYPE = "AUTO"
5102
                );
5103
        ram_block1a220 : cycloneive_ram_block
5104
                WITH (
5105
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5106
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5107
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5108
                        CONNECTIVITY_CHECKING = "OFF",
5109
                        INIT_FILE = "program.mif",
5110
                        INIT_FILE_LAYOUT = "port_a",
5111
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5112
                        OPERATION_MODE = "rom",
5113
                        PORT_A_ADDRESS_CLEAR = "none",
5114
                        PORT_A_ADDRESS_WIDTH = 13,
5115
                        PORT_A_DATA_OUT_CLEAR = "none",
5116
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5117
                        PORT_A_DATA_WIDTH = 1,
5118
                        PORT_A_FIRST_ADDRESS = 49152,
5119
                        PORT_A_FIRST_BIT_NUMBER = 28,
5120
                        PORT_A_LAST_ADDRESS = 57343,
5121
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5122
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5123
                        POWER_UP_UNINITIALIZED = "false",
5124
                        RAM_BLOCK_TYPE = "AUTO"
5125
                );
5126
        ram_block1a221 : cycloneive_ram_block
5127
                WITH (
5128
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5129
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5130
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5131
                        CONNECTIVITY_CHECKING = "OFF",
5132
                        INIT_FILE = "program.mif",
5133
                        INIT_FILE_LAYOUT = "port_a",
5134
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5135
                        OPERATION_MODE = "rom",
5136
                        PORT_A_ADDRESS_CLEAR = "none",
5137
                        PORT_A_ADDRESS_WIDTH = 13,
5138
                        PORT_A_DATA_OUT_CLEAR = "none",
5139
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5140
                        PORT_A_DATA_WIDTH = 1,
5141
                        PORT_A_FIRST_ADDRESS = 49152,
5142
                        PORT_A_FIRST_BIT_NUMBER = 29,
5143
                        PORT_A_LAST_ADDRESS = 57343,
5144
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5145
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5146
                        POWER_UP_UNINITIALIZED = "false",
5147
                        RAM_BLOCK_TYPE = "AUTO"
5148
                );
5149
        ram_block1a222 : cycloneive_ram_block
5150
                WITH (
5151
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5152
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5153
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5154
                        CONNECTIVITY_CHECKING = "OFF",
5155
                        INIT_FILE = "program.mif",
5156
                        INIT_FILE_LAYOUT = "port_a",
5157
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5158
                        OPERATION_MODE = "rom",
5159
                        PORT_A_ADDRESS_CLEAR = "none",
5160
                        PORT_A_ADDRESS_WIDTH = 13,
5161
                        PORT_A_DATA_OUT_CLEAR = "none",
5162
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5163
                        PORT_A_DATA_WIDTH = 1,
5164
                        PORT_A_FIRST_ADDRESS = 49152,
5165
                        PORT_A_FIRST_BIT_NUMBER = 30,
5166
                        PORT_A_LAST_ADDRESS = 57343,
5167
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5168
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5169
                        POWER_UP_UNINITIALIZED = "false",
5170
                        RAM_BLOCK_TYPE = "AUTO"
5171
                );
5172
        ram_block1a223 : cycloneive_ram_block
5173
                WITH (
5174
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5175
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5176
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5177
                        CONNECTIVITY_CHECKING = "OFF",
5178
                        INIT_FILE = "program.mif",
5179
                        INIT_FILE_LAYOUT = "port_a",
5180
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5181
                        OPERATION_MODE = "rom",
5182
                        PORT_A_ADDRESS_CLEAR = "none",
5183
                        PORT_A_ADDRESS_WIDTH = 13,
5184
                        PORT_A_DATA_OUT_CLEAR = "none",
5185
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5186
                        PORT_A_DATA_WIDTH = 1,
5187
                        PORT_A_FIRST_ADDRESS = 49152,
5188
                        PORT_A_FIRST_BIT_NUMBER = 31,
5189
                        PORT_A_LAST_ADDRESS = 57343,
5190
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5191
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5192
                        POWER_UP_UNINITIALIZED = "false",
5193
                        RAM_BLOCK_TYPE = "AUTO"
5194
                );
5195
        ram_block1a224 : cycloneive_ram_block
5196
                WITH (
5197
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5198
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5199
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5200
                        CONNECTIVITY_CHECKING = "OFF",
5201
                        INIT_FILE = "program.mif",
5202
                        INIT_FILE_LAYOUT = "port_a",
5203
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5204
                        OPERATION_MODE = "rom",
5205
                        PORT_A_ADDRESS_CLEAR = "none",
5206
                        PORT_A_ADDRESS_WIDTH = 13,
5207
                        PORT_A_DATA_OUT_CLEAR = "none",
5208
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5209
                        PORT_A_DATA_WIDTH = 1,
5210
                        PORT_A_FIRST_ADDRESS = 57344,
5211
                        PORT_A_FIRST_BIT_NUMBER = 0,
5212
                        PORT_A_LAST_ADDRESS = 65535,
5213
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5214
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5215
                        POWER_UP_UNINITIALIZED = "false",
5216
                        RAM_BLOCK_TYPE = "AUTO"
5217
                );
5218
        ram_block1a225 : cycloneive_ram_block
5219
                WITH (
5220
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5221
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5222
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5223
                        CONNECTIVITY_CHECKING = "OFF",
5224
                        INIT_FILE = "program.mif",
5225
                        INIT_FILE_LAYOUT = "port_a",
5226
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5227
                        OPERATION_MODE = "rom",
5228
                        PORT_A_ADDRESS_CLEAR = "none",
5229
                        PORT_A_ADDRESS_WIDTH = 13,
5230
                        PORT_A_DATA_OUT_CLEAR = "none",
5231
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5232
                        PORT_A_DATA_WIDTH = 1,
5233
                        PORT_A_FIRST_ADDRESS = 57344,
5234
                        PORT_A_FIRST_BIT_NUMBER = 1,
5235
                        PORT_A_LAST_ADDRESS = 65535,
5236
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5237
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5238
                        POWER_UP_UNINITIALIZED = "false",
5239
                        RAM_BLOCK_TYPE = "AUTO"
5240
                );
5241
        ram_block1a226 : cycloneive_ram_block
5242
                WITH (
5243
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5244
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5245
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5246
                        CONNECTIVITY_CHECKING = "OFF",
5247
                        INIT_FILE = "program.mif",
5248
                        INIT_FILE_LAYOUT = "port_a",
5249
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5250
                        OPERATION_MODE = "rom",
5251
                        PORT_A_ADDRESS_CLEAR = "none",
5252
                        PORT_A_ADDRESS_WIDTH = 13,
5253
                        PORT_A_DATA_OUT_CLEAR = "none",
5254
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5255
                        PORT_A_DATA_WIDTH = 1,
5256
                        PORT_A_FIRST_ADDRESS = 57344,
5257
                        PORT_A_FIRST_BIT_NUMBER = 2,
5258
                        PORT_A_LAST_ADDRESS = 65535,
5259
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5260
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5261
                        POWER_UP_UNINITIALIZED = "false",
5262
                        RAM_BLOCK_TYPE = "AUTO"
5263
                );
5264
        ram_block1a227 : cycloneive_ram_block
5265
                WITH (
5266
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5267
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5268
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5269
                        CONNECTIVITY_CHECKING = "OFF",
5270
                        INIT_FILE = "program.mif",
5271
                        INIT_FILE_LAYOUT = "port_a",
5272
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5273
                        OPERATION_MODE = "rom",
5274
                        PORT_A_ADDRESS_CLEAR = "none",
5275
                        PORT_A_ADDRESS_WIDTH = 13,
5276
                        PORT_A_DATA_OUT_CLEAR = "none",
5277
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5278
                        PORT_A_DATA_WIDTH = 1,
5279
                        PORT_A_FIRST_ADDRESS = 57344,
5280
                        PORT_A_FIRST_BIT_NUMBER = 3,
5281
                        PORT_A_LAST_ADDRESS = 65535,
5282
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5283
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5284
                        POWER_UP_UNINITIALIZED = "false",
5285
                        RAM_BLOCK_TYPE = "AUTO"
5286
                );
5287
        ram_block1a228 : cycloneive_ram_block
5288
                WITH (
5289
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5290
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5291
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5292
                        CONNECTIVITY_CHECKING = "OFF",
5293
                        INIT_FILE = "program.mif",
5294
                        INIT_FILE_LAYOUT = "port_a",
5295
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5296
                        OPERATION_MODE = "rom",
5297
                        PORT_A_ADDRESS_CLEAR = "none",
5298
                        PORT_A_ADDRESS_WIDTH = 13,
5299
                        PORT_A_DATA_OUT_CLEAR = "none",
5300
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5301
                        PORT_A_DATA_WIDTH = 1,
5302
                        PORT_A_FIRST_ADDRESS = 57344,
5303
                        PORT_A_FIRST_BIT_NUMBER = 4,
5304
                        PORT_A_LAST_ADDRESS = 65535,
5305
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5306
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5307
                        POWER_UP_UNINITIALIZED = "false",
5308
                        RAM_BLOCK_TYPE = "AUTO"
5309
                );
5310
        ram_block1a229 : cycloneive_ram_block
5311
                WITH (
5312
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5313
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5314
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5315
                        CONNECTIVITY_CHECKING = "OFF",
5316
                        INIT_FILE = "program.mif",
5317
                        INIT_FILE_LAYOUT = "port_a",
5318
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5319
                        OPERATION_MODE = "rom",
5320
                        PORT_A_ADDRESS_CLEAR = "none",
5321
                        PORT_A_ADDRESS_WIDTH = 13,
5322
                        PORT_A_DATA_OUT_CLEAR = "none",
5323
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5324
                        PORT_A_DATA_WIDTH = 1,
5325
                        PORT_A_FIRST_ADDRESS = 57344,
5326
                        PORT_A_FIRST_BIT_NUMBER = 5,
5327
                        PORT_A_LAST_ADDRESS = 65535,
5328
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5329
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5330
                        POWER_UP_UNINITIALIZED = "false",
5331
                        RAM_BLOCK_TYPE = "AUTO"
5332
                );
5333
        ram_block1a230 : cycloneive_ram_block
5334
                WITH (
5335
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5336
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5337
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5338
                        CONNECTIVITY_CHECKING = "OFF",
5339
                        INIT_FILE = "program.mif",
5340
                        INIT_FILE_LAYOUT = "port_a",
5341
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5342
                        OPERATION_MODE = "rom",
5343
                        PORT_A_ADDRESS_CLEAR = "none",
5344
                        PORT_A_ADDRESS_WIDTH = 13,
5345
                        PORT_A_DATA_OUT_CLEAR = "none",
5346
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5347
                        PORT_A_DATA_WIDTH = 1,
5348
                        PORT_A_FIRST_ADDRESS = 57344,
5349
                        PORT_A_FIRST_BIT_NUMBER = 6,
5350
                        PORT_A_LAST_ADDRESS = 65535,
5351
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5352
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5353
                        POWER_UP_UNINITIALIZED = "false",
5354
                        RAM_BLOCK_TYPE = "AUTO"
5355
                );
5356
        ram_block1a231 : cycloneive_ram_block
5357
                WITH (
5358
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5359
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5360
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5361
                        CONNECTIVITY_CHECKING = "OFF",
5362
                        INIT_FILE = "program.mif",
5363
                        INIT_FILE_LAYOUT = "port_a",
5364
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5365
                        OPERATION_MODE = "rom",
5366
                        PORT_A_ADDRESS_CLEAR = "none",
5367
                        PORT_A_ADDRESS_WIDTH = 13,
5368
                        PORT_A_DATA_OUT_CLEAR = "none",
5369
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5370
                        PORT_A_DATA_WIDTH = 1,
5371
                        PORT_A_FIRST_ADDRESS = 57344,
5372
                        PORT_A_FIRST_BIT_NUMBER = 7,
5373
                        PORT_A_LAST_ADDRESS = 65535,
5374
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5375
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5376
                        POWER_UP_UNINITIALIZED = "false",
5377
                        RAM_BLOCK_TYPE = "AUTO"
5378
                );
5379
        ram_block1a232 : cycloneive_ram_block
5380
                WITH (
5381
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5382
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5383
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5384
                        CONNECTIVITY_CHECKING = "OFF",
5385
                        INIT_FILE = "program.mif",
5386
                        INIT_FILE_LAYOUT = "port_a",
5387
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5388
                        OPERATION_MODE = "rom",
5389
                        PORT_A_ADDRESS_CLEAR = "none",
5390
                        PORT_A_ADDRESS_WIDTH = 13,
5391
                        PORT_A_DATA_OUT_CLEAR = "none",
5392
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5393
                        PORT_A_DATA_WIDTH = 1,
5394
                        PORT_A_FIRST_ADDRESS = 57344,
5395
                        PORT_A_FIRST_BIT_NUMBER = 8,
5396
                        PORT_A_LAST_ADDRESS = 65535,
5397
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5398
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5399
                        POWER_UP_UNINITIALIZED = "false",
5400
                        RAM_BLOCK_TYPE = "AUTO"
5401
                );
5402
        ram_block1a233 : cycloneive_ram_block
5403
                WITH (
5404
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5405
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5406
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5407
                        CONNECTIVITY_CHECKING = "OFF",
5408
                        INIT_FILE = "program.mif",
5409
                        INIT_FILE_LAYOUT = "port_a",
5410
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5411
                        OPERATION_MODE = "rom",
5412
                        PORT_A_ADDRESS_CLEAR = "none",
5413
                        PORT_A_ADDRESS_WIDTH = 13,
5414
                        PORT_A_DATA_OUT_CLEAR = "none",
5415
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5416
                        PORT_A_DATA_WIDTH = 1,
5417
                        PORT_A_FIRST_ADDRESS = 57344,
5418
                        PORT_A_FIRST_BIT_NUMBER = 9,
5419
                        PORT_A_LAST_ADDRESS = 65535,
5420
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5421
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5422
                        POWER_UP_UNINITIALIZED = "false",
5423
                        RAM_BLOCK_TYPE = "AUTO"
5424
                );
5425
        ram_block1a234 : cycloneive_ram_block
5426
                WITH (
5427
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5428
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5429
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5430
                        CONNECTIVITY_CHECKING = "OFF",
5431
                        INIT_FILE = "program.mif",
5432
                        INIT_FILE_LAYOUT = "port_a",
5433
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5434
                        OPERATION_MODE = "rom",
5435
                        PORT_A_ADDRESS_CLEAR = "none",
5436
                        PORT_A_ADDRESS_WIDTH = 13,
5437
                        PORT_A_DATA_OUT_CLEAR = "none",
5438
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5439
                        PORT_A_DATA_WIDTH = 1,
5440
                        PORT_A_FIRST_ADDRESS = 57344,
5441
                        PORT_A_FIRST_BIT_NUMBER = 10,
5442
                        PORT_A_LAST_ADDRESS = 65535,
5443
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5444
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5445
                        POWER_UP_UNINITIALIZED = "false",
5446
                        RAM_BLOCK_TYPE = "AUTO"
5447
                );
5448
        ram_block1a235 : cycloneive_ram_block
5449
                WITH (
5450
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5451
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5452
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5453
                        CONNECTIVITY_CHECKING = "OFF",
5454
                        INIT_FILE = "program.mif",
5455
                        INIT_FILE_LAYOUT = "port_a",
5456
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5457
                        OPERATION_MODE = "rom",
5458
                        PORT_A_ADDRESS_CLEAR = "none",
5459
                        PORT_A_ADDRESS_WIDTH = 13,
5460
                        PORT_A_DATA_OUT_CLEAR = "none",
5461
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5462
                        PORT_A_DATA_WIDTH = 1,
5463
                        PORT_A_FIRST_ADDRESS = 57344,
5464
                        PORT_A_FIRST_BIT_NUMBER = 11,
5465
                        PORT_A_LAST_ADDRESS = 65535,
5466
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5467
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5468
                        POWER_UP_UNINITIALIZED = "false",
5469
                        RAM_BLOCK_TYPE = "AUTO"
5470
                );
5471
        ram_block1a236 : cycloneive_ram_block
5472
                WITH (
5473
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5474
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5475
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5476
                        CONNECTIVITY_CHECKING = "OFF",
5477
                        INIT_FILE = "program.mif",
5478
                        INIT_FILE_LAYOUT = "port_a",
5479
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5480
                        OPERATION_MODE = "rom",
5481
                        PORT_A_ADDRESS_CLEAR = "none",
5482
                        PORT_A_ADDRESS_WIDTH = 13,
5483
                        PORT_A_DATA_OUT_CLEAR = "none",
5484
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5485
                        PORT_A_DATA_WIDTH = 1,
5486
                        PORT_A_FIRST_ADDRESS = 57344,
5487
                        PORT_A_FIRST_BIT_NUMBER = 12,
5488
                        PORT_A_LAST_ADDRESS = 65535,
5489
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5490
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5491
                        POWER_UP_UNINITIALIZED = "false",
5492
                        RAM_BLOCK_TYPE = "AUTO"
5493
                );
5494
        ram_block1a237 : cycloneive_ram_block
5495
                WITH (
5496
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5497
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5498
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5499
                        CONNECTIVITY_CHECKING = "OFF",
5500
                        INIT_FILE = "program.mif",
5501
                        INIT_FILE_LAYOUT = "port_a",
5502
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5503
                        OPERATION_MODE = "rom",
5504
                        PORT_A_ADDRESS_CLEAR = "none",
5505
                        PORT_A_ADDRESS_WIDTH = 13,
5506
                        PORT_A_DATA_OUT_CLEAR = "none",
5507
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5508
                        PORT_A_DATA_WIDTH = 1,
5509
                        PORT_A_FIRST_ADDRESS = 57344,
5510
                        PORT_A_FIRST_BIT_NUMBER = 13,
5511
                        PORT_A_LAST_ADDRESS = 65535,
5512
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5513
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5514
                        POWER_UP_UNINITIALIZED = "false",
5515
                        RAM_BLOCK_TYPE = "AUTO"
5516
                );
5517
        ram_block1a238 : cycloneive_ram_block
5518
                WITH (
5519
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5520
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5521
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5522
                        CONNECTIVITY_CHECKING = "OFF",
5523
                        INIT_FILE = "program.mif",
5524
                        INIT_FILE_LAYOUT = "port_a",
5525
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5526
                        OPERATION_MODE = "rom",
5527
                        PORT_A_ADDRESS_CLEAR = "none",
5528
                        PORT_A_ADDRESS_WIDTH = 13,
5529
                        PORT_A_DATA_OUT_CLEAR = "none",
5530
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5531
                        PORT_A_DATA_WIDTH = 1,
5532
                        PORT_A_FIRST_ADDRESS = 57344,
5533
                        PORT_A_FIRST_BIT_NUMBER = 14,
5534
                        PORT_A_LAST_ADDRESS = 65535,
5535
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5536
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5537
                        POWER_UP_UNINITIALIZED = "false",
5538
                        RAM_BLOCK_TYPE = "AUTO"
5539
                );
5540
        ram_block1a239 : cycloneive_ram_block
5541
                WITH (
5542
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5543
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5544
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5545
                        CONNECTIVITY_CHECKING = "OFF",
5546
                        INIT_FILE = "program.mif",
5547
                        INIT_FILE_LAYOUT = "port_a",
5548
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5549
                        OPERATION_MODE = "rom",
5550
                        PORT_A_ADDRESS_CLEAR = "none",
5551
                        PORT_A_ADDRESS_WIDTH = 13,
5552
                        PORT_A_DATA_OUT_CLEAR = "none",
5553
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5554
                        PORT_A_DATA_WIDTH = 1,
5555
                        PORT_A_FIRST_ADDRESS = 57344,
5556
                        PORT_A_FIRST_BIT_NUMBER = 15,
5557
                        PORT_A_LAST_ADDRESS = 65535,
5558
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5559
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5560
                        POWER_UP_UNINITIALIZED = "false",
5561
                        RAM_BLOCK_TYPE = "AUTO"
5562
                );
5563
        ram_block1a240 : cycloneive_ram_block
5564
                WITH (
5565
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5566
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5567
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5568
                        CONNECTIVITY_CHECKING = "OFF",
5569
                        INIT_FILE = "program.mif",
5570
                        INIT_FILE_LAYOUT = "port_a",
5571
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5572
                        OPERATION_MODE = "rom",
5573
                        PORT_A_ADDRESS_CLEAR = "none",
5574
                        PORT_A_ADDRESS_WIDTH = 13,
5575
                        PORT_A_DATA_OUT_CLEAR = "none",
5576
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5577
                        PORT_A_DATA_WIDTH = 1,
5578
                        PORT_A_FIRST_ADDRESS = 57344,
5579
                        PORT_A_FIRST_BIT_NUMBER = 16,
5580
                        PORT_A_LAST_ADDRESS = 65535,
5581
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5582
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5583
                        POWER_UP_UNINITIALIZED = "false",
5584
                        RAM_BLOCK_TYPE = "AUTO"
5585
                );
5586
        ram_block1a241 : cycloneive_ram_block
5587
                WITH (
5588
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5589
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5590
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5591
                        CONNECTIVITY_CHECKING = "OFF",
5592
                        INIT_FILE = "program.mif",
5593
                        INIT_FILE_LAYOUT = "port_a",
5594
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5595
                        OPERATION_MODE = "rom",
5596
                        PORT_A_ADDRESS_CLEAR = "none",
5597
                        PORT_A_ADDRESS_WIDTH = 13,
5598
                        PORT_A_DATA_OUT_CLEAR = "none",
5599
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5600
                        PORT_A_DATA_WIDTH = 1,
5601
                        PORT_A_FIRST_ADDRESS = 57344,
5602
                        PORT_A_FIRST_BIT_NUMBER = 17,
5603
                        PORT_A_LAST_ADDRESS = 65535,
5604
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5605
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5606
                        POWER_UP_UNINITIALIZED = "false",
5607
                        RAM_BLOCK_TYPE = "AUTO"
5608
                );
5609
        ram_block1a242 : cycloneive_ram_block
5610
                WITH (
5611
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5612
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5613
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5614
                        CONNECTIVITY_CHECKING = "OFF",
5615
                        INIT_FILE = "program.mif",
5616
                        INIT_FILE_LAYOUT = "port_a",
5617
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5618
                        OPERATION_MODE = "rom",
5619
                        PORT_A_ADDRESS_CLEAR = "none",
5620
                        PORT_A_ADDRESS_WIDTH = 13,
5621
                        PORT_A_DATA_OUT_CLEAR = "none",
5622
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5623
                        PORT_A_DATA_WIDTH = 1,
5624
                        PORT_A_FIRST_ADDRESS = 57344,
5625
                        PORT_A_FIRST_BIT_NUMBER = 18,
5626
                        PORT_A_LAST_ADDRESS = 65535,
5627
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5628
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5629
                        POWER_UP_UNINITIALIZED = "false",
5630
                        RAM_BLOCK_TYPE = "AUTO"
5631
                );
5632
        ram_block1a243 : cycloneive_ram_block
5633
                WITH (
5634
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5635
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5636
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5637
                        CONNECTIVITY_CHECKING = "OFF",
5638
                        INIT_FILE = "program.mif",
5639
                        INIT_FILE_LAYOUT = "port_a",
5640
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5641
                        OPERATION_MODE = "rom",
5642
                        PORT_A_ADDRESS_CLEAR = "none",
5643
                        PORT_A_ADDRESS_WIDTH = 13,
5644
                        PORT_A_DATA_OUT_CLEAR = "none",
5645
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5646
                        PORT_A_DATA_WIDTH = 1,
5647
                        PORT_A_FIRST_ADDRESS = 57344,
5648
                        PORT_A_FIRST_BIT_NUMBER = 19,
5649
                        PORT_A_LAST_ADDRESS = 65535,
5650
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5651
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5652
                        POWER_UP_UNINITIALIZED = "false",
5653
                        RAM_BLOCK_TYPE = "AUTO"
5654
                );
5655
        ram_block1a244 : cycloneive_ram_block
5656
                WITH (
5657
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5658
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5659
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5660
                        CONNECTIVITY_CHECKING = "OFF",
5661
                        INIT_FILE = "program.mif",
5662
                        INIT_FILE_LAYOUT = "port_a",
5663
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5664
                        OPERATION_MODE = "rom",
5665
                        PORT_A_ADDRESS_CLEAR = "none",
5666
                        PORT_A_ADDRESS_WIDTH = 13,
5667
                        PORT_A_DATA_OUT_CLEAR = "none",
5668
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5669
                        PORT_A_DATA_WIDTH = 1,
5670
                        PORT_A_FIRST_ADDRESS = 57344,
5671
                        PORT_A_FIRST_BIT_NUMBER = 20,
5672
                        PORT_A_LAST_ADDRESS = 65535,
5673
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5674
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5675
                        POWER_UP_UNINITIALIZED = "false",
5676
                        RAM_BLOCK_TYPE = "AUTO"
5677
                );
5678
        ram_block1a245 : cycloneive_ram_block
5679
                WITH (
5680
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5681
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5682
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5683
                        CONNECTIVITY_CHECKING = "OFF",
5684
                        INIT_FILE = "program.mif",
5685
                        INIT_FILE_LAYOUT = "port_a",
5686
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5687
                        OPERATION_MODE = "rom",
5688
                        PORT_A_ADDRESS_CLEAR = "none",
5689
                        PORT_A_ADDRESS_WIDTH = 13,
5690
                        PORT_A_DATA_OUT_CLEAR = "none",
5691
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5692
                        PORT_A_DATA_WIDTH = 1,
5693
                        PORT_A_FIRST_ADDRESS = 57344,
5694
                        PORT_A_FIRST_BIT_NUMBER = 21,
5695
                        PORT_A_LAST_ADDRESS = 65535,
5696
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5697
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5698
                        POWER_UP_UNINITIALIZED = "false",
5699
                        RAM_BLOCK_TYPE = "AUTO"
5700
                );
5701
        ram_block1a246 : cycloneive_ram_block
5702
                WITH (
5703
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5704
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5705
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5706
                        CONNECTIVITY_CHECKING = "OFF",
5707
                        INIT_FILE = "program.mif",
5708
                        INIT_FILE_LAYOUT = "port_a",
5709
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5710
                        OPERATION_MODE = "rom",
5711
                        PORT_A_ADDRESS_CLEAR = "none",
5712
                        PORT_A_ADDRESS_WIDTH = 13,
5713
                        PORT_A_DATA_OUT_CLEAR = "none",
5714
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5715
                        PORT_A_DATA_WIDTH = 1,
5716
                        PORT_A_FIRST_ADDRESS = 57344,
5717
                        PORT_A_FIRST_BIT_NUMBER = 22,
5718
                        PORT_A_LAST_ADDRESS = 65535,
5719
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5720
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5721
                        POWER_UP_UNINITIALIZED = "false",
5722
                        RAM_BLOCK_TYPE = "AUTO"
5723
                );
5724
        ram_block1a247 : cycloneive_ram_block
5725
                WITH (
5726
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5727
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5728
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5729
                        CONNECTIVITY_CHECKING = "OFF",
5730
                        INIT_FILE = "program.mif",
5731
                        INIT_FILE_LAYOUT = "port_a",
5732
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5733
                        OPERATION_MODE = "rom",
5734
                        PORT_A_ADDRESS_CLEAR = "none",
5735
                        PORT_A_ADDRESS_WIDTH = 13,
5736
                        PORT_A_DATA_OUT_CLEAR = "none",
5737
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5738
                        PORT_A_DATA_WIDTH = 1,
5739
                        PORT_A_FIRST_ADDRESS = 57344,
5740
                        PORT_A_FIRST_BIT_NUMBER = 23,
5741
                        PORT_A_LAST_ADDRESS = 65535,
5742
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5743
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5744
                        POWER_UP_UNINITIALIZED = "false",
5745
                        RAM_BLOCK_TYPE = "AUTO"
5746
                );
5747
        ram_block1a248 : cycloneive_ram_block
5748
                WITH (
5749
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5750
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5751
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5752
                        CONNECTIVITY_CHECKING = "OFF",
5753
                        INIT_FILE = "program.mif",
5754
                        INIT_FILE_LAYOUT = "port_a",
5755
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5756
                        OPERATION_MODE = "rom",
5757
                        PORT_A_ADDRESS_CLEAR = "none",
5758
                        PORT_A_ADDRESS_WIDTH = 13,
5759
                        PORT_A_DATA_OUT_CLEAR = "none",
5760
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5761
                        PORT_A_DATA_WIDTH = 1,
5762
                        PORT_A_FIRST_ADDRESS = 57344,
5763
                        PORT_A_FIRST_BIT_NUMBER = 24,
5764
                        PORT_A_LAST_ADDRESS = 65535,
5765
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5766
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5767
                        POWER_UP_UNINITIALIZED = "false",
5768
                        RAM_BLOCK_TYPE = "AUTO"
5769
                );
5770
        ram_block1a249 : cycloneive_ram_block
5771
                WITH (
5772
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5773
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5774
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5775
                        CONNECTIVITY_CHECKING = "OFF",
5776
                        INIT_FILE = "program.mif",
5777
                        INIT_FILE_LAYOUT = "port_a",
5778
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5779
                        OPERATION_MODE = "rom",
5780
                        PORT_A_ADDRESS_CLEAR = "none",
5781
                        PORT_A_ADDRESS_WIDTH = 13,
5782
                        PORT_A_DATA_OUT_CLEAR = "none",
5783
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5784
                        PORT_A_DATA_WIDTH = 1,
5785
                        PORT_A_FIRST_ADDRESS = 57344,
5786
                        PORT_A_FIRST_BIT_NUMBER = 25,
5787
                        PORT_A_LAST_ADDRESS = 65535,
5788
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5789
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5790
                        POWER_UP_UNINITIALIZED = "false",
5791
                        RAM_BLOCK_TYPE = "AUTO"
5792
                );
5793
        ram_block1a250 : cycloneive_ram_block
5794
                WITH (
5795
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5796
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5797
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5798
                        CONNECTIVITY_CHECKING = "OFF",
5799
                        INIT_FILE = "program.mif",
5800
                        INIT_FILE_LAYOUT = "port_a",
5801
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5802
                        OPERATION_MODE = "rom",
5803
                        PORT_A_ADDRESS_CLEAR = "none",
5804
                        PORT_A_ADDRESS_WIDTH = 13,
5805
                        PORT_A_DATA_OUT_CLEAR = "none",
5806
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5807
                        PORT_A_DATA_WIDTH = 1,
5808
                        PORT_A_FIRST_ADDRESS = 57344,
5809
                        PORT_A_FIRST_BIT_NUMBER = 26,
5810
                        PORT_A_LAST_ADDRESS = 65535,
5811
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5812
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5813
                        POWER_UP_UNINITIALIZED = "false",
5814
                        RAM_BLOCK_TYPE = "AUTO"
5815
                );
5816
        ram_block1a251 : cycloneive_ram_block
5817
                WITH (
5818
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5819
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5820
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5821
                        CONNECTIVITY_CHECKING = "OFF",
5822
                        INIT_FILE = "program.mif",
5823
                        INIT_FILE_LAYOUT = "port_a",
5824
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5825
                        OPERATION_MODE = "rom",
5826
                        PORT_A_ADDRESS_CLEAR = "none",
5827
                        PORT_A_ADDRESS_WIDTH = 13,
5828
                        PORT_A_DATA_OUT_CLEAR = "none",
5829
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5830
                        PORT_A_DATA_WIDTH = 1,
5831
                        PORT_A_FIRST_ADDRESS = 57344,
5832
                        PORT_A_FIRST_BIT_NUMBER = 27,
5833
                        PORT_A_LAST_ADDRESS = 65535,
5834
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5835
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5836
                        POWER_UP_UNINITIALIZED = "false",
5837
                        RAM_BLOCK_TYPE = "AUTO"
5838
                );
5839
        ram_block1a252 : cycloneive_ram_block
5840
                WITH (
5841
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5842
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5843
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5844
                        CONNECTIVITY_CHECKING = "OFF",
5845
                        INIT_FILE = "program.mif",
5846
                        INIT_FILE_LAYOUT = "port_a",
5847
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5848
                        OPERATION_MODE = "rom",
5849
                        PORT_A_ADDRESS_CLEAR = "none",
5850
                        PORT_A_ADDRESS_WIDTH = 13,
5851
                        PORT_A_DATA_OUT_CLEAR = "none",
5852
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5853
                        PORT_A_DATA_WIDTH = 1,
5854
                        PORT_A_FIRST_ADDRESS = 57344,
5855
                        PORT_A_FIRST_BIT_NUMBER = 28,
5856
                        PORT_A_LAST_ADDRESS = 65535,
5857
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5858
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5859
                        POWER_UP_UNINITIALIZED = "false",
5860
                        RAM_BLOCK_TYPE = "AUTO"
5861
                );
5862
        ram_block1a253 : cycloneive_ram_block
5863
                WITH (
5864
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5865
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5866
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5867
                        CONNECTIVITY_CHECKING = "OFF",
5868
                        INIT_FILE = "program.mif",
5869
                        INIT_FILE_LAYOUT = "port_a",
5870
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5871
                        OPERATION_MODE = "rom",
5872
                        PORT_A_ADDRESS_CLEAR = "none",
5873
                        PORT_A_ADDRESS_WIDTH = 13,
5874
                        PORT_A_DATA_OUT_CLEAR = "none",
5875
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5876
                        PORT_A_DATA_WIDTH = 1,
5877
                        PORT_A_FIRST_ADDRESS = 57344,
5878
                        PORT_A_FIRST_BIT_NUMBER = 29,
5879
                        PORT_A_LAST_ADDRESS = 65535,
5880
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5881
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5882
                        POWER_UP_UNINITIALIZED = "false",
5883
                        RAM_BLOCK_TYPE = "AUTO"
5884
                );
5885
        ram_block1a254 : cycloneive_ram_block
5886
                WITH (
5887
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5888
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5889
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5890
                        CONNECTIVITY_CHECKING = "OFF",
5891
                        INIT_FILE = "program.mif",
5892
                        INIT_FILE_LAYOUT = "port_a",
5893
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5894
                        OPERATION_MODE = "rom",
5895
                        PORT_A_ADDRESS_CLEAR = "none",
5896
                        PORT_A_ADDRESS_WIDTH = 13,
5897
                        PORT_A_DATA_OUT_CLEAR = "none",
5898
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5899
                        PORT_A_DATA_WIDTH = 1,
5900
                        PORT_A_FIRST_ADDRESS = 57344,
5901
                        PORT_A_FIRST_BIT_NUMBER = 30,
5902
                        PORT_A_LAST_ADDRESS = 65535,
5903
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5904
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5905
                        POWER_UP_UNINITIALIZED = "false",
5906
                        RAM_BLOCK_TYPE = "AUTO"
5907
                );
5908
        ram_block1a255 : cycloneive_ram_block
5909
                WITH (
5910
                        CLK0_CORE_CLOCK_ENABLE = "ena0",
5911
                        CLK0_INPUT_CLOCK_ENABLE = "none",
5912
                        CLK0_OUTPUT_CLOCK_ENABLE = "none",
5913
                        CONNECTIVITY_CHECKING = "OFF",
5914
                        INIT_FILE = "program.mif",
5915
                        INIT_FILE_LAYOUT = "port_a",
5916
                        LOGICAL_RAM_NAME = "ALTSYNCRAM",
5917
                        OPERATION_MODE = "rom",
5918
                        PORT_A_ADDRESS_CLEAR = "none",
5919
                        PORT_A_ADDRESS_WIDTH = 13,
5920
                        PORT_A_DATA_OUT_CLEAR = "none",
5921
                        PORT_A_DATA_OUT_CLOCK = "clock0",
5922
                        PORT_A_DATA_WIDTH = 1,
5923
                        PORT_A_FIRST_ADDRESS = 57344,
5924
                        PORT_A_FIRST_BIT_NUMBER = 31,
5925
                        PORT_A_LAST_ADDRESS = 65535,
5926
                        PORT_A_LOGICAL_RAM_DEPTH = 65536,
5927
                        PORT_A_LOGICAL_RAM_WIDTH = 32,
5928
                        POWER_UP_UNINITIALIZED = "false",
5929
                        RAM_BLOCK_TYPE = "AUTO"
5930
                );
5931
        address_a_sel[2..0]     : WIRE;
5932
        address_a_wire[15..0]   : WIRE;
5933
        rden_decode_addr_sel_a[2..0]    : WIRE;
5934
 
5935
BEGIN
5936
        address_reg_a[].clk = clock0;
5937
        address_reg_a[].d = address_a_sel[];
5938
        out_address_reg_a[].clk = clock0;
5939
        out_address_reg_a[].d = address_reg_a[].q;
5940
        rden_decode.data[] = rden_decode_addr_sel_a[];
5941
        mux2.data[] = ( ram_block1a[255..0].portadataout[0..0]);
5942
        mux2.sel[] = out_address_reg_a[].q;
5943
        ram_block1a[255..0].clk0 = clock0;
5944
        ram_block1a[255..0].ena0 = ( rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..7], rden_decode.eq[7..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..6], rden_decode.eq[6..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..5], rden_decode.eq[5..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..4], rden_decode.eq[4..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..3], rden_decode.eq[3..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..2], rden_decode.eq[2..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..1], rden_decode.eq[1..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0], rden_decode.eq[0..0]);
5945
        ram_block1a[255..0].portaaddr[] = ( address_a_wire[12..0]);
5946
        ram_block1a[255..0].portare = B"1111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111";
5947
        address_a_sel[2..0] = address_a[15..13];
5948
        address_a_wire[] = address_a[];
5949
        q_a[] = mux2.result[];
5950
        rden_decode_addr_sel_a[2..0] = address_a_wire[15..13];
5951
END;
5952
--VALID FILE

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.