OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [asm/] [v/] [negcnt.v] - Blame information for rev 186

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 simont
 
2
///
3
/// created by p8051Rom.exe
4
/// author: Simon Teran (simont@opencores.org)
5
///
6
/// source file: D:\verilog\oc8051\test\negcnt.hex
7
/// date: 6.6.02
8
/// time: 22:01:04
9
///
10
 
11
module oc8051_rom (rst, clk, addr, ea_int, data1, data2, data3);
12
 
13
parameter INT_ROM_WID= 7;
14
 
15
input rst, clk;
16
input [15:0] addr;
17
output ea_int;
18
output [7:0] data1, data2, data3;
19
reg [7:0] data1, data2, data3;
20
reg [7:0] buff [65535:0];
21
integer i;
22
 
23
wire ea;
24
 
25
assign ea = | addr[15:INT_ROM_WID];
26
assign ea_int = ! ea;
27
 
28
initial
29
begin
30
    for (i=0; i<65536; i=i+1)
31
      buff [i] = 8'h00;
32
#2
33
 
34
    buff [16'h00_00] = 8'h02;
35
    buff [16'h00_01] = 8'h00;
36
    buff [16'h00_02] = 8'h19;
37
    buff [16'h00_03] = 8'h7F;
38
    buff [16'h00_04] = 8'h40;
39
    buff [16'h00_05] = 8'h7E;
40
    buff [16'h00_06] = 8'hFC;
41
    buff [16'h00_07] = 8'hAD;
42
    buff [16'h00_08] = 8'h07;
43
    buff [16'h00_09] = 8'h8D;
44
    buff [16'h00_0a] = 8'h80;
45
    buff [16'h00_0b] = 8'h0F;
46
    buff [16'h00_0c] = 8'hBF;
47
    buff [16'h00_0d] = 8'h00;
48
    buff [16'h00_0e] = 8'h01;
49
    buff [16'h00_0f] = 8'h0E;
50
    buff [16'h00_10] = 8'hBE;
51
    buff [16'h00_11] = 8'hFC;
52
    buff [16'h00_12] = 8'hF4;
53
    buff [16'h00_13] = 8'hBF;
54
    buff [16'h00_14] = 8'h4A;
55
    buff [16'h00_15] = 8'hF1;
56
    buff [16'h00_16] = 8'h80;
57
    buff [16'h00_17] = 8'hFE;
58
    buff [16'h00_18] = 8'h22;
59
    buff [16'h00_19] = 8'h78;
60
    buff [16'h00_1a] = 8'h7F;
61
    buff [16'h00_1b] = 8'hE4;
62
    buff [16'h00_1c] = 8'hF6;
63
    buff [16'h00_1d] = 8'hD8;
64
    buff [16'h00_1e] = 8'hFD;
65
    buff [16'h00_1f] = 8'h75;
66
    buff [16'h00_20] = 8'h81;
67
    buff [16'h00_21] = 8'h07;
68
    buff [16'h00_22] = 8'h02;
69
    buff [16'h00_23] = 8'h00;
70
    buff [16'h00_24] = 8'h03;
71
end
72
 
73
always @(posedge clk)
74
begin
75
  data1 <= #1 buff [addr];
76
  data2 <= #1 buff [addr+1];
77
  data3 <= #1 buff [addr+2];
78
end
79
 
80
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.