OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] [oc8051_defines.v] - Blame information for rev 132

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 simont
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  8051 cores Definitions                                      ////
4
////                                                              ////
5
////  This file is part of the 8051 cores project                 ////
6
////  http://www.opencores.org/cores/8051/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  8051 definitions.                                           ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   Nothing                                                    ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Simon Teran, simont@opencores.org                     ////
16
////      - Jaka Simsic, jakas@opencores.org                      ////
17
////                                                              ////
18
//////////////////////////////////////////////////////////////////////
19
////                                                              ////
20
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
21
////                                                              ////
22
//// This source file may be used and distributed without         ////
23
//// restriction provided that this copyright statement is not    ////
24
//// removed from the file and that any derivative work contains  ////
25
//// the original copyright notice and the associated disclaimer. ////
26
////                                                              ////
27
//// This source file is free software; you can redistribute it   ////
28
//// and/or modify it under the terms of the GNU Lesser General   ////
29
//// Public License as published by the Free Software Foundation; ////
30
//// either version 2.1 of the License, or (at your option) any   ////
31
//// later version.                                               ////
32
////                                                              ////
33
//// This source is distributed in the hope that it will be       ////
34
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
35
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
36
//// PURPOSE.  See the GNU Lesser General Public License for more ////
37
//// details.                                                     ////
38
////                                                              ////
39
//// You should have received a copy of the GNU Lesser General    ////
40
//// Public License along with this source; if not, download it   ////
41
//// from http://www.opencores.org/lgpl.shtml                     ////
42
////                                                              ////
43
//////////////////////////////////////////////////////////////////////
44
//
45
// ver: 1
46
//
47
 
48 67 simont
//
49 120 simont
// oc8051 pherypherals
50
//
51
`define OC8051_UART
52
`define OC8051_TC01
53
`define OC8051_TC2
54
`define OC8051_PORTS  //ports global enable
55
`define OC8051_PORT0
56
`define OC8051_PORT1
57
`define OC8051_PORT2
58
`define OC8051_PORT3
59
 
60
 
61 122 simont
//
62
// oc8051 ITERNAL ROM
63
//
64 126 simont
`define OC8051_ROM
65 120 simont
 
66 122 simont
 
67 120 simont
//
68 93 simont
// oc8051 memory
69 67 simont
//
70 82 simont
//`define OC8051_CACHE
71 114 simont
`define OC8051_XILINX_ROM
72 126 simont
//`define OC8051_XILINX_RAMB
73 2 simont
 
74
//
75
// operation codes for alu
76
//
77
 
78
 
79
`define OC8051_ALU_NOP 4'b0000
80
`define OC8051_ALU_ADD 4'b0001
81
`define OC8051_ALU_SUB 4'b0010
82
`define OC8051_ALU_MUL 4'b0011
83
`define OC8051_ALU_DIV 4'b0100
84
`define OC8051_ALU_DA 4'b0101
85
`define OC8051_ALU_NOT 4'b0110
86
`define OC8051_ALU_AND 4'b0111
87
`define OC8051_ALU_XOR 4'b1000
88
`define OC8051_ALU_OR 4'b1001
89
`define OC8051_ALU_RL 4'b1010
90
`define OC8051_ALU_RLC 4'b1011
91
`define OC8051_ALU_RR 4'b1100
92
`define OC8051_ALU_RRC 4'b1101
93
`define OC8051_ALU_PCS 4'b1110
94
`define OC8051_ALU_XCH 4'b1111
95
 
96
//
97
// sfr addresses
98
//
99
 
100
`define OC8051_SFR_ACC 8'he0 //accumulator
101
`define OC8051_SFR_B 8'hf0 //b register
102
`define OC8051_SFR_PSW 8'hd0 //program status word
103
`define OC8051_SFR_P0 8'h80 //port 0
104
`define OC8051_SFR_P1 8'h90 //port 1
105
`define OC8051_SFR_P2 8'ha0 //port 2
106
`define OC8051_SFR_P3 8'hb0 //port 3
107
`define OC8051_SFR_DPTR_LO 8'h82 // data pointer high bits
108
`define OC8051_SFR_DPTR_HI 8'h83 // data pointer low bits
109 82 simont
`define OC8051_SFR_IP0 8'hb8 // interrupt priority
110
`define OC8051_SFR_IEN0 8'ha8 // interrupt enable 0
111 2 simont
`define OC8051_SFR_TMOD 8'h89 // timer/counter mode
112
`define OC8051_SFR_TCON 8'h88 // timer/counter control
113
`define OC8051_SFR_TH0 8'h8c // timer/counter 0 high bits
114
`define OC8051_SFR_TL0 8'h8a // timer/counter 0 low bits
115
`define OC8051_SFR_TH1 8'h8d // timer/counter 1 high bits
116
`define OC8051_SFR_TL1 8'h8b // timer/counter 1 low bits
117 82 simont
 
118
`define OC8051_SFR_SCON 8'h98 // serial control 0
119
`define OC8051_SFR_SBUF 8'h99 // serial data buffer 0
120
`define OC8051_SFR_SADDR 8'ha9 // serila address register 0
121
`define OC8051_SFR_SADEN 8'hb9 // serila address enable 0
122
 
123 2 simont
`define OC8051_SFR_PCON 8'h87 // power control
124
`define OC8051_SFR_SP 8'h81 // stack pointer
125
 
126 82 simont
 
127
 
128
`define OC8051_SFR_IE 8'ha8 // interrupt enable
129
`define OC8051_SFR_IP 8'hb7 // interrupt priority
130
 
131
`define OC8051_SFR_RCAP2H 8'hcb // timer 2 capture high
132
`define OC8051_SFR_RCAP2L 8'hca // timer 2 capture low
133
 
134
`define OC8051_SFR_T2CON 8'hc8 // timer 2 control register
135
`define OC8051_SFR_TH2 8'hcd // timer 2 high
136
`define OC8051_SFR_TL2 8'hcc // timer 2 low
137
 
138
 
139
 
140 2 simont
//
141
// sfr bit addresses
142
//
143
`define OC8051_SFR_B_ACC 5'b11100 //accumulator
144
`define OC8051_SFR_B_PSW 5'b11010 //program status word
145
`define OC8051_SFR_B_P0  5'b10000 //port 0
146
`define OC8051_SFR_B_P1  5'b10010 //port 1
147
`define OC8051_SFR_B_P2  5'b10100 //port 2
148
`define OC8051_SFR_B_P3  5'b10110 //port 3
149
`define OC8051_SFR_B_B   5'b11110 // b register
150 82 simont
`define OC8051_SFR_B_IP  5'b10111 // interrupt priority control 0
151
`define OC8051_SFR_B_IE  5'b10101 // interrupt enable control 0
152 2 simont
`define OC8051_SFR_B_SCON 5'b10011 // serial control
153 82 simont
`define OC8051_SFR_B_TCON  5'b10001 // timer/counter control
154
`define OC8051_SFR_B_T2CON 5'b11001 // timer/counter2 control
155 2 simont
 
156
 
157
//
158
//carry input in alu
159
//
160
`define OC8051_CY_0 2'b00 // 1'b0;
161
`define OC8051_CY_PSW 2'b01 // carry from psw
162
`define OC8051_CY_RAM 2'b10 // carry from ram
163
`define OC8051_CY_1 2'b11 // 1'b1;
164
`define OC8051_CY_DC 2'b00 // carry from psw
165
 
166
//
167
// instruction set
168
//
169
 
170
//op_code [4:0]
171
`define OC8051_ACALL 8'bxxx1_0001 // absolute call
172
`define OC8051_AJMP 8'bxxx0_0001 // absolute jump
173
 
174
//op_code [7:3]
175
`define OC8051_ADD_R 8'b0010_1xxx // add A=A+Rx
176
`define OC8051_ADDC_R 8'b0011_1xxx // add A=A+Rx+c
177
`define OC8051_ANL_R 8'b0101_1xxx // and A=A^Rx
178
`define OC8051_CJNE_R 8'b1011_1xxx // compare and jump if not equal; Rx<>constant
179
`define OC8051_DEC_R 8'b0001_1xxx // decrement reg Rn=Rn-1
180
`define OC8051_DJNZ_R 8'b1101_1xxx // decrement and jump if not zero
181
`define OC8051_INC_R 8'b0000_1xxx // increment Rn
182
`define OC8051_MOV_R 8'b1110_1xxx // move A=Rn
183
`define OC8051_MOV_AR 8'b1111_1xxx // move Rn=A
184
`define OC8051_MOV_DR 8'b1010_1xxx // move Rn=(direct)
185
`define OC8051_MOV_CR 8'b0111_1xxx // move Rn=constant
186
`define OC8051_MOV_RD 8'b1000_1xxx // move (direct)=Rn
187
`define OC8051_ORL_R 8'b0100_1xxx // or A=A or Rn
188
`define OC8051_SUBB_R 8'b1001_1xxx // substract with borrow  A=A-c-Rn
189
`define OC8051_XCH_R 8'b1100_1xxx // exchange A<->Rn
190
`define OC8051_XRL_R 8'b0110_1xxx // XOR A=A XOR Rn
191
 
192
//op_code [7:1]
193
`define OC8051_ADD_I 8'b0010_011x // add A=A+@Ri
194
`define OC8051_ADDC_I 8'b0011_011x // add A=A+@Ri+c
195
`define OC8051_ANL_I 8'b0101_011x // and A=A^@Ri
196
`define OC8051_CJNE_I 8'b1011_011x // compare and jump if not equal; @Ri<>constant
197
`define OC8051_DEC_I 8'b0001_011x // decrement indirect @Ri=@Ri-1
198
`define OC8051_INC_I 8'b0000_011x // increment @Ri
199
`define OC8051_MOV_I 8'b1110_011x // move A=@Ri
200
`define OC8051_MOV_ID 8'b1000_011x // move (direct)=@Ri
201
`define OC8051_MOV_AI 8'b1111_011x // move @Ri=A
202
`define OC8051_MOV_DI 8'b1010_011x // move @Ri=(direct)
203
`define OC8051_MOV_CI 8'b0111_011x // move @Ri=constant
204
`define OC8051_MOVX_IA 8'b1110_001x // move A=(@Ri)
205
`define OC8051_MOVX_AI 8'b1111_001x // move (@Ri)=A
206
`define OC8051_ORL_I 8'b0100_011x // or A=A or @Ri
207
`define OC8051_SUBB_I 8'b1001_011x // substract with borrow  A=A-c-@Ri
208
`define OC8051_XCH_I 8'b1100_011x // exchange A<->@Ri
209
`define OC8051_XCHD 8'b1101_011x // exchange digit A<->Ri
210
`define OC8051_XRL_I 8'b0110_011x // XOR A=A XOR @Ri
211
 
212
//op_code [7:0]
213
`define OC8051_ADD_D 8'b0010_0101 // add A=A+(direct)
214
`define OC8051_ADD_C 8'b0010_0100 // add A=A+constant
215
`define OC8051_ADDC_D 8'b0011_0101 // add A=A+(direct)+c
216
`define OC8051_ADDC_C 8'b0011_0100 // add A=A+constant+c
217
`define OC8051_ANL_D 8'b0101_0101 // and A=A^(direct)
218
`define OC8051_ANL_C 8'b0101_0100 // and A=A^constant
219
`define OC8051_ANL_DD 8'b0101_0010 // and (direct)=(direct)^A
220
`define OC8051_ANL_DC 8'b0101_0011 // and (direct)=(direct)^constant
221
`define OC8051_ANL_B 8'b1000_0010 // and c=c^bit
222
`define OC8051_ANL_NB 8'b1011_0000 // and c=c^!bit
223
`define OC8051_CJNE_D 8'b1011_0101 // compare and jump if not equal; a<>(direct)
224
`define OC8051_CJNE_C 8'b1011_0100 // compare and jump if not equal; a<>constant
225
`define OC8051_CLR_A 8'b1110_0100 // clear accumulator
226
`define OC8051_CLR_C 8'b1100_0011 // clear carry
227
`define OC8051_CLR_B 8'b1100_0010 // clear bit
228
`define OC8051_CPL_A 8'b1111_0100 // complement accumulator
229
`define OC8051_CPL_C 8'b1011_0011 // complement carry
230
`define OC8051_CPL_B 8'b1011_0010 // complement bit
231
`define OC8051_DA 8'b1101_0100 // decimal adjust (A)
232
`define OC8051_DEC_A 8'b0001_0100 // decrement accumulator a=a-1
233
`define OC8051_DEC_D 8'b0001_0101 // decrement direct (direct)=(direct)-1
234
`define OC8051_DIV 8'b1000_0100 // divide
235
`define OC8051_DJNZ_D 8'b1101_0101 // decrement and jump if not zero (direct)
236
`define OC8051_INC_A 8'b0000_0100 // increment accumulator
237
`define OC8051_INC_D 8'b0000_0101 // increment (direct)
238
`define OC8051_INC_DP 8'b1010_0011 // increment data pointer
239
`define OC8051_JB 8'b0010_0000 // jump if bit set
240
`define OC8051_JBC 8'b0001_0000 // jump if bit set and clear bit
241
`define OC8051_JC 8'b0100_0000 // jump if carry is set
242 82 simont
`define OC8051_JMP_D 8'b0111_0011 // jump indirect
243 2 simont
`define OC8051_JNB 8'b0011_0000 // jump if bit not set
244
`define OC8051_JNC 8'b0101_0000 // jump if carry not set
245
`define OC8051_JNZ 8'b0111_0000 // jump if accumulator not zero
246
`define OC8051_JZ 8'b0110_0000 // jump if accumulator zero
247
`define OC8051_LCALL 8'b0001_0010 // long call
248
`define OC8051_LJMP 8'b0000_0010 // long jump
249
`define OC8051_MOV_D 8'b1110_0101 // move A=(direct)
250
`define OC8051_MOV_C 8'b0111_0100 // move A=constant
251
`define OC8051_MOV_DA 8'b1111_0101 // move (direct)=A
252
`define OC8051_MOV_DD 8'b1000_0101 // move (direct)=(direct)
253
`define OC8051_MOV_CD 8'b0111_0101 // move (direct)=constant
254
`define OC8051_MOV_BC 8'b1010_0010 // move c=bit
255
`define OC8051_MOV_CB 8'b1001_0010 // move bit=c
256
`define OC8051_MOV_DP 8'b1001_0000 // move dptr=constant(16 bit)
257
`define OC8051_MOVC_DP 8'b1001_0011 // move A=dptr+A
258
`define OC8051_MOVC_PC 8'b1000_0011 // move A=pc+A
259
`define OC8051_MOVX_PA 8'b1110_0000 // move A=(dptr)
260
`define OC8051_MOVX_AP 8'b1111_0000 // move (dptr)=A
261
`define OC8051_MUL 8'b1010_0100 // multiply a*b
262
`define OC8051_NOP 8'b0000_0000 // no operation
263
`define OC8051_ORL_D 8'b0100_0101 // or A=A or (direct)
264
`define OC8051_ORL_C 8'b0100_0100 // or A=A or constant
265
`define OC8051_ORL_AD 8'b0100_0010 // or (direct)=(direct) or A
266
`define OC8051_ORL_CD 8'b0100_0011 // or (direct)=(direct) or constant
267
`define OC8051_ORL_B 8'b0111_0010 // or c = c or bit
268
`define OC8051_ORL_NB 8'b1010_0000 // or c = c or !bit
269
`define OC8051_POP 8'b1101_0000 // stack pop
270
`define OC8051_PUSH 8'b1100_0000 // stack push
271
`define OC8051_RET 8'b0010_0010 // return from subrutine
272
`define OC8051_RETI 8'b0011_0010 // return from interrupt
273
`define OC8051_RL 8'b0010_0011 // rotate left
274
`define OC8051_RLC 8'b0011_0011 // rotate left thrugh carry
275
`define OC8051_RR 8'b0000_0011 // rotate right
276
`define OC8051_RRC 8'b0001_0011 // rotate right thrugh carry
277
`define OC8051_SETB_C 8'b1101_0011 // set carry
278
`define OC8051_SETB_B 8'b1101_0010 // set bit
279
`define OC8051_SJMP 8'b1000_0000 // short jump
280
`define OC8051_SUBB_D 8'b1001_0101 // substract with borrow  A=A-c-(direct)
281
`define OC8051_SUBB_C 8'b1001_0100 // substract with borrow  A=A-c-constant
282
`define OC8051_SWAP 8'b1100_0100 // swap A(0-3) <-> A(4-7)
283
`define OC8051_XCH_D 8'b1100_0101 // exchange A<->(direct)
284
`define OC8051_XRL_D 8'b0110_0101 // XOR A=A XOR (direct)
285
`define OC8051_XRL_C 8'b0110_0100 // XOR A=A XOR constant
286
`define OC8051_XRL_AD 8'b0110_0010 // XOR (direct)=(direct) XOR A
287
`define OC8051_XRL_CD 8'b0110_0011 // XOR (direct)=(direct) XOR constant
288
 
289
 
290
//
291
// default values (used after reset)
292
//
293 82 simont
`define OC8051_RST_PC 23'h0 // program counter
294 2 simont
`define OC8051_RST_ACC 8'h00 // accumulator
295
`define OC8051_RST_B 8'h00 // b register
296
`define OC8051_RST_PSW 8'h00 // program status word
297
`define OC8051_RST_SP 8'b0000_0111 // stack pointer
298
`define OC8051_RST_DPH 8'h00 // data pointer (high)
299
`define OC8051_RST_DPL 8'h00 // data pointer (low)
300
`define OC8051_RST_P0 8'b1111_1111 // port 0
301
`define OC8051_RST_P1 8'b1111_1111 // port 1
302
`define OC8051_RST_P2 8'b1111_1111 // port 2
303
`define OC8051_RST_P3 8'b1111_1111 // port 3
304
`define OC8051_RST_IP 8'b0000_0000 // interrupt priority
305
`define OC8051_RST_IE 8'b0000_0000 // interrupt enable
306
`define OC8051_RST_TMOD 8'b0000_0000 // timer/counter mode control
307
`define OC8051_RST_TCON 8'b0000_0000 // timer/counter control
308
`define OC8051_RST_TH0 8'b0000_0000 // timer/counter 0 high bits
309
`define OC8051_RST_TL0 8'b0000_0000 // timer/counter 0 low bits
310
`define OC8051_RST_TH1 8'b0000_0000 // timer/counter 1 high bits
311
`define OC8051_RST_TL1 8'b0000_0000 // timer/counter 1 low bits
312
`define OC8051_RST_SCON 8'b0000_0000 // serial control
313
`define OC8051_RST_SBUF 8'b0000_0000 // serial data buffer
314
`define OC8051_RST_PCON 8'b0000_0000 // power control register
315
 
316 82 simont
 
317
 
318
`define OC8051_RST_RCAP2H 8'h00 // timer 2 capture high
319
`define OC8051_RST_RCAP2L 8'h00 // timer 2 capture low
320
 
321
`define OC8051_RST_T2CON 8'h00 // timer 2 control register
322
`define OC8051_RST_T2MOD 8'h00 // timer 2 mode control
323
`define OC8051_RST_TH2 8'h00 // timer 2 high
324
`define OC8051_RST_TL2 8'h00 // timer 2 low
325
 
326
 
327 2 simont
//
328 82 simont
// alu source 1 select
329
//
330
`define OC8051_AS1_RAM  3'b000 // RAM
331
`define OC8051_AS1_OP1  3'b111 //
332
`define OC8051_AS1_OP2  3'b001 //
333
`define OC8051_AS1_OP3  3'b010 //
334
`define OC8051_AS1_ACC  3'b011 // accumulator
335
`define OC8051_AS1_PCH  3'b100 //
336
`define OC8051_AS1_PCL  3'b101 //
337
`define OC8051_AS1_DC   3'b000 //
338
 
339
//
340
// alu source 2 select
341
//
342
`define OC8051_AS2_RAM   3'b000 // RAM
343
`define OC8051_AS2_ACC   3'b001 // accumulator
344
`define OC8051_AS2_ZERO  3'b010 // 8'h00
345
`define OC8051_AS2_OP2   3'b011 //
346
`define OC8051_AS2_PCL   3'b100 //
347
 
348
`define OC8051_AS2_DC    3'b000 //
349
 
350
//
351
// alu source 3 select
352
//
353
`define OC8051_AS3_DP   1'b0 // data pointer
354
`define OC8051_AS3_PC   1'b1 // program clunter
355
//`define OC8051_AS3_PCU  3'b101 // program clunter not registered
356
`define OC8051_AS3_DC   1'b0  //
357
 
358
 
359
//
360
//write sfr
361
//
362 118 simont
`define OC8051_WRS_N    2'b00  //no
363
`define OC8051_WRS_ACC1 2'b01  // acc destination 1
364
`define OC8051_WRS_ACC2 2'b10  // acc destination 2
365
`define OC8051_WRS_DPTR 2'b11  // data pointer
366 82 simont
 
367
 
368
//
369 2 simont
// ram read select
370
//
371
 
372 82 simont
`define OC8051_RRS_RN   3'b000 // registers
373
`define OC8051_RRS_I    3'b001 // indirect addressing (op2)
374
`define OC8051_RRS_D    3'b010 // direct addressing
375
`define OC8051_RRS_SP   3'b011 // stack pointer
376 2 simont
 
377 82 simont
`define OC8051_RRS_B    3'b100 // b register
378
`define OC8051_RRS_DPTR 3'b101 // data pointer
379 132 simont
`define OC8051_RRS_PSW  3'b110 // program status word
380
`define OC8051_RRS_ACC  3'b111 // acc
381 82 simont
 
382
`define OC8051_RRS_DC 3'b000 // don't c
383
 
384 2 simont
//
385
// ram write select
386
//
387
 
388
`define OC8051_RWS_RN 3'b000 // registers
389 82 simont
`define OC8051_RWS_D  3'b001 // direct addressing
390
`define OC8051_RWS_I  3'b010 // indirect addressing
391 2 simont
`define OC8051_RWS_SP 3'b011 // stack pointer
392
`define OC8051_RWS_D3 3'b101 // direct address (op3)
393 82 simont
`define OC8051_RWS_D1 3'b110 // direct address (op1)
394 118 simont
`define OC8051_RWS_B  3'b111 // b register
395 2 simont
`define OC8051_RWS_DC 3'b000 //
396
 
397
//
398
// pc in select
399
//
400 82 simont
`define OC8051_PIS_DC  3'b000 // dont c
401
`define OC8051_PIS_AL  3'b000 // alu low
402
`define OC8051_PIS_AH  3'b001 // alu high
403 132 simont
`define OC8051_PIS_SO1 3'b010 // relative address, op1
404
`define OC8051_PIS_SO2 3'b011 // relative address, op2
405
`define OC8051_PIS_I11 3'b100 // 11 bit immediate
406
`define OC8051_PIS_I16 3'b101 // 16 bit immediate
407
`define OC8051_PIS_ALU 3'b110 // alu destination {des2, des1}
408 2 simont
 
409
//
410
// compare source select
411
//
412 82 simont
`define OC8051_CSS_AZ  2'b00 // eq = accumulator == zero
413 9 markom
`define OC8051_CSS_DES 2'b01 // eq = destination == zero
414 82 simont
`define OC8051_CSS_CY  2'b10 // eq = cy
415 9 markom
`define OC8051_CSS_BIT 2'b11 // eq = b_in
416 132 simont
`define OC8051_CSS_DC  2'b01 // don't care
417 2 simont
 
418
 
419
//
420
// pc Write
421
//
422
`define OC8051_PCW_N 1'b0 // not
423
`define OC8051_PCW_Y 1'b1 // yes
424
 
425
//
426
//psw set
427
//
428
`define OC8051_PS_NOT 2'b00 // DONT
429
`define OC8051_PS_CY 2'b01 // only carry
430
`define OC8051_PS_OV 2'b10 // carry and overflov
431
`define OC8051_PS_AC 2'b11 // carry, overflov an ac...
432
 
433
//
434
// rom address select
435
//
436
`define OC8051_RAS_PC 1'b0 // program counter
437
`define OC8051_RAS_DES 1'b1 // alu destination
438
 
439 82 simont
////
440
//// write accumulator
441
////
442
//`define OC8051_WA_N 1'b0 // not
443
//`define OC8051_WA_Y 1'b1 // yes
444 2 simont
 
445
 
446
//
447 82 simont
//memory action select
448 2 simont
//
449 82 simont
`define OC8051_MAS_DPTR_R 3'b000 // read from external rom: acc=(dptr)
450
`define OC8051_MAS_DPTR_W 3'b001 // write to external rom: (dptr)=acc
451
`define OC8051_MAS_RI_R   3'b010 // read from external rom: acc=(Ri)
452
`define OC8051_MAS_RI_W   3'b011 // write to external rom: (Ri)=acc
453
`define OC8051_MAS_CODE   3'b100 // read from program memory
454
`define OC8051_MAS_NO     3'b111 // no action
455 2 simont
 
456
 
457
////////////////////////////////////////////////////
458
 
459
//
460
// Timer/Counter modes
461
//
462
 
463
`define OC8051_MODE0 2'b00  // mode 0
464
`define OC8051_MODE1 2'b01  // mode 0
465
`define OC8051_MODE2 2'b10  // mode 0
466
`define OC8051_MODE3 2'b11  // mode 0
467
 
468
 
469
//
470
// Interrupt numbers (vectors)
471
//
472
 
473 82 simont
`define OC8051_INT_X0   8'h03  // external interrupt 0
474 2 simont
`define OC8051_INT_T0   8'h0b  // T/C 0 owerflow interrupt
475 82 simont
`define OC8051_INT_X1   8'h13  // external interrupt 1
476 2 simont
`define OC8051_INT_T1   8'h1b  // T/C 1 owerflow interrupt
477 82 simont
`define OC8051_INT_UART 8'h23  // uart interrupt
478
`define OC8051_INT_T2   8'h2b  // T/C 2 owerflow interrupt
479 2 simont
 
480 82 simont
 
481 2 simont
//
482
// interrupt levels
483
//
484
 
485 82 simont
`define OC8051_ILEV_L0 1'b0  // interrupt on level 0
486
`define OC8051_ILEV_L1 1'b1  // interrupt on level 1
487 2 simont
 
488
//
489
// interrupt sources
490
//
491
`define OC8051_ISRC_NO   3'b000  // no interrupts
492
`define OC8051_ISRC_IE0  3'b001  // EXTERNAL INTERRUPT 0
493
`define OC8051_ISRC_TF0  3'b010  // t/c owerflov 0
494
`define OC8051_ISRC_IE1  3'b011  // EXTERNAL INTERRUPT 1
495
`define OC8051_ISRC_TF1  3'b100  // t/c owerflov 1
496 82 simont
`define OC8051_ISRC_UART 3'b101  // UART  Interrupt
497
`define OC8051_ISRC_T2   3'b110  // t/c owerflov 2
498 2 simont
 
499
 
500
 
501
//
502
// miscellaneus
503
//
504
 
505
`define OC8051_RW0 1'b1
506
`define OC8051_RW1 1'b0
507
 
508
 
509
//
510
// read modify write instruction
511
//
512
 
513
`define OC8051_RMW_Y 1'b1  // yes
514
`define OC8051_RMW_N 1'b0  // no
515 82 simont
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.