| 1 |
8 |
yapzihe |
----------------------------------------------------------------------------
|
| 2 |
|
|
---- ----
|
| 3 |
|
|
---- WISHBONE RISCMCU IP Core ----
|
| 4 |
|
|
---- ----
|
| 5 |
|
|
---- This file is part of the RISCMCU project ----
|
| 6 |
|
|
---- http://www.opencores.org/projects/riscmcu/ ----
|
| 7 |
|
|
---- ----
|
| 8 |
|
|
---- Description ----
|
| 9 |
|
|
---- Implementation of a RISC Microcontroller based on Atmel AVR ----
|
| 10 |
|
|
---- AT90S1200 instruction set and features with Altera Flex10k20 FPGA. ----
|
| 11 |
|
|
---- ----
|
| 12 |
|
|
---- Author(s): ----
|
| 13 |
|
|
---- - Yap Zi He, yapzihe@hotmail.com ----
|
| 14 |
|
|
---- ----
|
| 15 |
|
|
----------------------------------------------------------------------------
|
| 16 |
|
|
---- ----
|
| 17 |
|
|
---- Copyright (C) 2001 Authors and OPENCORES.ORG ----
|
| 18 |
|
|
---- ----
|
| 19 |
|
|
---- This source file may be used and distributed without ----
|
| 20 |
|
|
---- restriction provided that this copyright statement is not ----
|
| 21 |
|
|
---- removed from the file and that any derivative work contains ----
|
| 22 |
|
|
---- the original copyright notice and the associated disclaimer. ----
|
| 23 |
|
|
---- ----
|
| 24 |
|
|
---- This source file is free software; you can redistribute it ----
|
| 25 |
|
|
---- and/or modify it under the terms of the GNU Lesser General ----
|
| 26 |
|
|
---- Public License as published by the Free Software Foundation; ----
|
| 27 |
|
|
---- either version 2.1 of the License, or (at your option) any ----
|
| 28 |
|
|
---- later version. ----
|
| 29 |
|
|
---- ----
|
| 30 |
|
|
---- This source is distributed in the hope that it will be ----
|
| 31 |
|
|
---- useful, but WITHOUT ANY WARRANTY; without even the implied ----
|
| 32 |
|
|
---- warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ----
|
| 33 |
|
|
---- PURPOSE. See the GNU Lesser General Public License for more ----
|
| 34 |
|
|
---- details. ----
|
| 35 |
|
|
---- ----
|
| 36 |
|
|
---- You should have received a copy of the GNU Lesser General ----
|
| 37 |
|
|
---- Public License along with this source; if not, download it ----
|
| 38 |
|
|
---- from http://www.opencores.org/lgpl.shtml ----
|
| 39 |
|
|
---- ----
|
| 40 |
|
|
----------------------------------------------------------------------------
|
| 41 |
|
|
|
| 42 |
|
|
library ieee;
|
| 43 |
|
|
use ieee.std_logic_1164.all;
|
| 44 |
|
|
|
| 45 |
|
|
entity v_freqdiv is
|
| 46 |
|
|
port( clock : in std_logic;
|
| 47 |
|
|
div2, div4, div8, div16 : buffer std_logic);
|
| 48 |
|
|
end v_freqdiv;
|
| 49 |
|
|
|
| 50 |
|
|
architecture myfreqdiv of v_freqdiv is
|
| 51 |
|
|
begin
|
| 52 |
|
|
process(clock)
|
| 53 |
|
|
begin
|
| 54 |
|
|
if clock'event and clock = '1' then
|
| 55 |
|
|
div2 <= not div2;
|
| 56 |
|
|
if div2 = '1' then
|
| 57 |
|
|
div4 <= not div4;
|
| 58 |
|
|
if div4 = '1' then
|
| 59 |
|
|
div8 <= not div8;
|
| 60 |
|
|
if div8 = '1' then
|
| 61 |
|
|
div16 <= not div16;
|
| 62 |
|
|
end if;
|
| 63 |
|
|
end if;
|
| 64 |
|
|
end if;
|
| 65 |
|
|
end if;
|
| 66 |
|
|
end process;
|
| 67 |
|
|
end myfreqdiv;
|