OpenCores
URL https://opencores.org/ocsvn/ac97/ac97/trunk

Subversion Repositories ac97

[/] [ac97/] [trunk/] [bench/] [verilog/] [ac97_codec_sout.v] - Blame information for rev 7

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 7 rudi
/////////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  WISHBONE AC 97 Codec                                       ////
4
////  Serial Output Block                                        ////
5
////                                                             ////
6
////                                                             ////
7
////  Author: Rudolf Usselmann                                   ////
8
////          rudi@asics.ws                                      ////
9
////                                                             ////
10
////                                                             ////
11
////  Downloaded from: http://www.opencores.org/cores/ac97_ctrl/ ////
12
////                                                             ////
13
/////////////////////////////////////////////////////////////////////
14
////                                                             ////
15
//// Copyright (C) 2000 Rudolf Usselmann                         ////
16
////                    rudi@asics.ws                            ////
17
////                                                             ////
18
//// This source file may be used and distributed without        ////
19
//// restriction provided that this copyright statement is not   ////
20
//// removed from the file and that any derivative work contains ////
21
//// the original copyright notice and the associated disclaimer.////
22
////                                                             ////
23
////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     ////
24
//// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   ////
25
//// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   ////
26
//// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      ////
27
//// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         ////
28
//// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    ////
29
//// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   ////
30
//// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        ////
31
//// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  ////
32
//// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  ////
33
//// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  ////
34
//// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         ////
35
//// POSSIBILITY OF SUCH DAMAGE.                                 ////
36
////                                                             ////
37
/////////////////////////////////////////////////////////////////////
38
 
39
//  CVS Log
40
//
41
//  $Id: ac97_codec_sout.v,v 1.1 2002-02-13 08:22:32 rudi Exp $
42
//
43
//  $Date: 2002-02-13 08:22:32 $
44
//  $Revision: 1.1 $
45
//  $Author: rudi $
46
//  $Locker:  $
47
//  $State: Exp $
48
//
49
// Change History:
50
//               $Log: not supported by cvs2svn $
51
//
52
//
53
//
54
 
55
`include "ac97_defines.v"
56
 
57
module ac97_codec_sout(clk, rst,
58
 
59
        sync, slt0, slt1, slt2, slt3, slt4, slt5,
60
        slt6, slt7, slt8, slt9, slt10, slt11, slt12,
61
 
62
        sdata_out
63
        );
64
 
65
input           clk, rst;
66
 
67
// --------------------------------------
68
// Misc Signals
69
input           sync;
70
input   [15:0]   slt0;
71
input   [19:0]   slt1;
72
input   [19:0]   slt2;
73
input   [19:0]   slt3;
74
input   [19:0]   slt4;
75
input   [19:0]   slt5;
76
input   [19:0]   slt6;
77
input   [19:0]   slt7;
78
input   [19:0]   slt8;
79
input   [19:0]   slt9;
80
input   [19:0]   slt10;
81
input   [19:0]   slt11;
82
input   [19:0]   slt12;
83
 
84
// --------------------------------------
85
// AC97 Codec Interface
86
output          sdata_out;
87
 
88
////////////////////////////////////////////////////////////////////
89
//
90
// Local Wires
91
//
92
 
93
reg             sdata_out_r;
94
 
95
reg     [15:0]   slt0_r;
96
reg     [19:0]   slt1_r;
97
reg     [19:0]   slt2_r;
98
reg     [19:0]   slt3_r;
99
reg     [19:0]   slt4_r;
100
reg     [19:0]   slt5_r;
101
reg     [19:0]   slt6_r;
102
reg     [19:0]   slt7_r;
103
reg     [19:0]   slt8_r;
104
reg     [19:0]   slt9_r;
105
reg     [19:0]   slt10_r;
106
reg     [19:0]   slt11_r;
107
reg     [19:0]   slt12_r;
108
 
109
reg             sync_r;
110
wire            sync_e;
111
 
112
////////////////////////////////////////////////////////////////////
113
//
114
// Misc Logic
115
//
116
 
117
// Sync Edge detector
118
always @(posedge clk)
119
        sync_r <= #1 sync;
120
 
121
assign sync_e = sync & !sync_r;
122
 
123
////////////////////////////////////////////////////////////////////
124
//
125
// Serial Shift Register
126
//
127
 
128
/*
129
always @(negedge clk)
130
        sdata_out_r <= #1 slt0_r[15];
131
 
132
//assign        sdata_out = sdata_out_r;
133
*/
134
 
135
assign  sdata_out = slt0_r[15];
136
 
137
always @(posedge clk)
138
        if(sync_e)      slt0_r <= #1 slt0;
139
        else            slt0_r <= #1 {slt0_r[14:0], slt1_r[19]};
140
 
141
always @(posedge clk)
142
        if(sync_e)      slt1_r <= #1 slt1;
143
        else            slt1_r <= #1 {slt1_r[18:0], slt2_r[19]};
144
 
145
always @(posedge clk)
146
        if(sync_e)      slt2_r <= #1 slt2;
147
        else            slt2_r <= #1 {slt2_r[18:0], slt3_r[19]};
148
 
149
always @(posedge clk)
150
        if(sync_e)      slt3_r <= #1 slt3;
151
        else            slt3_r <= #1 {slt3_r[18:0], slt4_r[19]};
152
 
153
always @(posedge clk)
154
        if(sync_e)      slt4_r <= #1 slt4;
155
        else            slt4_r <= #1 {slt4_r[18:0], slt5_r[19]};
156
 
157
always @(posedge clk)
158
        if(sync_e)      slt5_r <= #1 slt5;
159
        else            slt5_r <= #1 {slt5_r[18:0], slt6_r[19]};
160
 
161
always @(posedge clk)
162
        if(sync_e)      slt6_r <= #1 slt6;
163
        else            slt6_r <= #1 {slt6_r[18:0], slt7_r[19]};
164
 
165
always @(posedge clk)
166
        if(sync_e)      slt7_r <= #1 slt7;
167
        else            slt7_r <= #1 {slt7_r[18:0], slt8_r[19]};
168
 
169
always @(posedge clk)
170
        if(sync_e)      slt8_r <= #1 slt8;
171
        else            slt8_r <= #1 {slt8_r[18:0], slt9_r[19]};
172
 
173
always @(posedge clk)
174
        if(sync_e)      slt9_r <= #1 slt9;
175
        else            slt9_r <= #1 {slt9_r[18:0], slt10_r[19]};
176
 
177
always @(posedge clk)
178
        if(sync_e)      slt10_r <= #1 slt10;
179
        else            slt10_r <= #1 {slt10_r[18:0], slt11_r[19]};
180
 
181
always @(posedge clk)
182
        if(sync_e)      slt11_r <= #1 slt11;
183
        else            slt11_r <= #1 {slt11_r[18:0], slt12_r[19]};
184
 
185
always @(posedge clk)
186
        if(sync_e)      slt12_r <= #1 slt12;
187
        else            slt12_r <= #1 {slt12_r[18:0], 1'b0 };
188
 
189
 
190
endmodule
191
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.