OpenCores
URL https://opencores.org/ocsvn/ac97/ac97/trunk

Subversion Repositories ac97

[/] [ac97/] [trunk/] [rtl/] [verilog/] [ac97_cra.v] - Blame information for rev 10

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 rudi
/////////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  WISHBONE AC 97 Controller                                  ////
4
////  Codec Register Access Module                               ////
5
////                                                             ////
6
////                                                             ////
7
////  Author: Rudolf Usselmann                                   ////
8
////          rudi@asics.ws                                      ////
9
////                                                             ////
10
////                                                             ////
11
////  Downloaded from: http://www.opencores.org/cores/ac97_ctrl/ ////
12
////                                                             ////
13
/////////////////////////////////////////////////////////////////////
14
////                                                             ////
15
//// Copyright (C) 2001 Rudolf Usselmann                         ////
16
////                    rudi@asics.ws                            ////
17
////                                                             ////
18
//// This source file may be used and distributed without        ////
19
//// restriction provided that this copyright statement is not   ////
20
//// removed from the file and that any derivative work contains ////
21
//// the original copyright notice and the associated disclaimer.////
22
////                                                             ////
23
////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     ////
24
//// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   ////
25
//// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   ////
26
//// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      ////
27
//// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         ////
28
//// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    ////
29
//// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   ////
30
//// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        ////
31
//// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  ////
32
//// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  ////
33
//// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  ////
34
//// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         ////
35
//// POSSIBILITY OF SUCH DAMAGE.                                 ////
36
////                                                             ////
37
/////////////////////////////////////////////////////////////////////
38
 
39
//  CVS Log
40
//
41 10 rudi
//  $Id: ac97_cra.v,v 1.2 2002-03-05 04:44:05 rudi Exp $
42 4 rudi
//
43 10 rudi
//  $Date: 2002-03-05 04:44:05 $
44
//  $Revision: 1.2 $
45 4 rudi
//  $Author: rudi $
46
//  $Locker:  $
47
//  $State: Exp $
48
//
49
// Change History:
50
//               $Log: not supported by cvs2svn $
51 10 rudi
//               Revision 1.1  2001/08/03 06:54:49  rudi
52
//
53
//
54
//               - Changed to new directory structure
55
//
56 4 rudi
//               Revision 1.1.1.1  2001/05/19 02:29:18  rudi
57
//               Initial Checkin
58
//
59
//
60
//
61
//
62
 
63
`include "ac97_defines.v"
64
 
65
module ac97_cra(clk, rst,
66
 
67
                crac_we, crac_din, crac_out,
68
                crac_wr_done, crac_rd_done,
69
 
70
                valid, out_slt1, out_slt2,
71
                in_slt2,
72
 
73
                crac_valid, crac_wr
74
                );
75
 
76
input           clk, rst;
77
input           crac_we;
78
output  [15:0]   crac_din;
79
input   [31:0]   crac_out;
80
output          crac_wr_done, crac_rd_done;
81
 
82
input           valid;
83
output  [19:0]   out_slt1;
84
output  [19:0]   out_slt2;
85
input   [19:0]   in_slt2;
86
 
87
output          crac_valid;
88
output          crac_wr;
89
 
90
 
91
////////////////////////////////////////////////////////////////////
92
//
93
// Local Wires
94
//
95
 
96
reg     crac_wr;
97
reg     crac_rd;
98
reg     crac_rd_done;
99
 
100
reg     crac_we_r;
101
 
102
reg     valid_r;
103
reg     crac_rd_r;
104
 
105
wire    valid_ne;
106
wire    valid_pe;
107
 
108
reg     rdd1, rdd2, rdd3;
109
 
110
////////////////////////////////////////////////////////////////////
111
//
112
// Codec Register Data Path
113
//
114
 
115
// Control
116
assign out_slt1[19]    = crac_out[31];
117
assign out_slt1[18:12] = crac_out[22:16];
118
assign out_slt1[11:0]  = 12'h0;
119
 
120
// Write Data
121
assign out_slt2[19:4] = crac_out[15:0];
122
assign out_slt2[3:0] = 4'h0;
123
 
124
// Read Data
125
assign crac_din = in_slt2[19:4];
126
 
127
////////////////////////////////////////////////////////////////////
128
//
129
// Codec Register Access Tracking
130
//
131
 
132
assign crac_valid = crac_wr | crac_rd;
133
 
134
always @(posedge clk)
135
        crac_we_r <= #1 crac_we;
136
 
137
always @(posedge clk or negedge rst)
138 10 rudi
        if(!rst)                        crac_wr <= #1 1'b0;
139 4 rudi
        else
140 10 rudi
        if(crac_we_r & !crac_out[31])   crac_wr <= #1 1'b1;
141 4 rudi
        else
142 10 rudi
        if(valid_ne)                    crac_wr <= #1 1'b0;
143 4 rudi
 
144
assign crac_wr_done = crac_wr & valid_ne;
145
 
146
always @(posedge clk or negedge rst)
147 10 rudi
        if(!rst)                        crac_rd <= #1 1'b0;
148 4 rudi
        else
149 10 rudi
        if(crac_we_r & crac_out[31])    crac_rd <= #1 1'b1;
150 4 rudi
        else
151 10 rudi
        if(rdd1 & valid_pe)             crac_rd <= #1 1'b0;
152 4 rudi
 
153
always @(posedge clk or negedge rst)
154 10 rudi
        if(!rst)                rdd1 <= #1 1'b0;
155 4 rudi
        else
156 10 rudi
        if(crac_rd & valid_ne)  rdd1 <= #1 1'b1;
157 4 rudi
        else
158 10 rudi
        if(!crac_rd)            rdd1 <= #1 1'b0;
159 4 rudi
 
160
always @(posedge clk or negedge rst)
161 10 rudi
        if(!rst)                                        rdd2 <= #1 1'b0;
162 4 rudi
        else
163 10 rudi
        if( (crac_rd & valid_ne) | (!rdd3 & rdd2) )     rdd2 <= #1 1'b1;
164 4 rudi
        else
165 10 rudi
        if(crac_rd_done)                                rdd2 <= #1 1'b0;
166 4 rudi
 
167
always @(posedge clk or negedge rst)
168 10 rudi
        if(!rst)                rdd3 <= #1 1'b0;
169 4 rudi
        else
170 10 rudi
        if(rdd2 & valid_pe)     rdd3 <= #1 1'b1;
171 4 rudi
        else
172 10 rudi
        if(crac_rd_done)        rdd3 <= #1 1'b0;
173 4 rudi
 
174
always @(posedge clk)
175
        crac_rd_done <= #1 rdd3 & valid_pe;
176
 
177
always @(posedge clk)
178
        valid_r <= #1 valid;
179
 
180
assign valid_ne = !valid & valid_r;
181
 
182
assign valid_pe = valid & !valid_r;
183
 
184
always @(posedge clk)
185
        crac_rd_r <= #1 crac_rd & valid;
186
 
187
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.