1 |
3 |
olegodints |
|
2 |
|
|
|
3 |
|
|
NET "b1" LOC = "H13" | IOSTANDARD = LVTTL | PULLDOWN ;
|
4 |
|
|
NET "b2" LOC = "V4" | IOSTANDARD = LVTTL | PULLDOWN ;
|
5 |
|
|
NET "b3" LOC = "K17" | IOSTANDARD = LVTTL | PULLDOWN ;
|
6 |
|
|
NET "b4" LOC = "D18" | IOSTANDARD = LVTTL | PULLDOWN ;
|
7 |
|
|
|
8 |
|
|
NET "rot_a" CLOCK_DEDICATED_ROUTE = FALSE;
|
9 |
|
|
NET "rot_b" CLOCK_DEDICATED_ROUTE = FALSE;
|
10 |
|
|
NET "rot_center" CLOCK_DEDICATED_ROUTE = FALSE;
|
11 |
|
|
|
12 |
|
|
NET "clk" LOC = C9 | IOSTANDARD = "LVCMOS33";
|
13 |
|
|
NET "clk" CLOCK_DEDICATED_ROUTE = FALSE;
|
14 |
|
|
//PIN "cpu1/cd5/DCM_SP_inst.CLKIN" CLOCK_DEDICATED_ROUTE = FALSE;
|
15 |
|
|
NET "ROT_A" LOC = K18 | IOSTANDARD = "LVTTL" | PULLUP;
|
16 |
|
|
NET "ROT_B" LOC = G18 | IOSTANDARD = "LVTTL" | PULLUP;
|
17 |
|
|
NET "ROT_CENTER" LOC = V16 | IOSTANDARD = "LVTTL" | PULLDOWN;
|
18 |
|
|
|
19 |
|
|
NET "LED<7>" LOC = F9 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
20 |
|
|
NET "LED<6>" LOC = E9 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
21 |
|
|
NET "LED<5>" LOC = D11 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
22 |
|
|
NET "LED<4>" LOC = C11 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
23 |
|
|
NET "LED<3>" LOC = F11 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
24 |
|
|
NET "LED<2>" LOC = E11 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
25 |
|
|
NET "LED<1>" LOC = E12 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
26 |
|
|
NET "LED<0>" LOC = F12 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 8;
|
27 |
|
|
|
28 |
|
|
NET "VGA_RED" LOC = H14 | IOSTANDARD = "LVTTL" | DRIVE = 8 | SLEW = FAST;
|
29 |
|
|
NET "VGA_GREEN" LOC = H15 | IOSTANDARD = "LVTTL" | DRIVE = 8 | SLEW = FAST;
|
30 |
|
|
NET "VGA_BLUE" LOC = G15 | IOSTANDARD = "LVTTL" | DRIVE = 8 | SLEW = FAST;
|
31 |
|
|
NET "VGA_HSYNC" LOC = F15 | IOSTANDARD = "LVTTL" | DRIVE = 8 | SLEW = FAST;
|
32 |
|
|
NET "VGA_VSYNC" LOC = F14 | IOSTANDARD = "LVTTL" | DRIVE = 8 | SLEW = FAST;
|
33 |
|
|
|
34 |
|
|
NET "J4<0>" LOC = D7 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 6;
|
35 |
|
|
NET "J4<1>" LOC = C7 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 6;
|
36 |
|
|
NET "J4<2>" LOC = F8 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 6;
|
37 |
|
|
NET "J4<3>" LOC = E8 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 6;
|
38 |
|
|
#Created by Constraints Editor (xc3s500e-fg320-4) - 2012/01/19
|
39 |
|
|
NET "clk" TNM_NET = clk;
|
40 |
|
|
TIMESPEC TS_clk = PERIOD "clk" 50 MHz HIGH 50%;
|
41 |
|
|
|
42 |
|
|
#NET "SPI_MISO" LOC = "N10" | IOSTANDARD = LVCMOS33 ;
|
43 |
|
|
NET "SPI_MOSI" LOC = T4 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
44 |
|
|
NET "SPI_MISO" LOC = N10 | IOSTANDARD = "LVCMOS33";
|
45 |
|
|
NET "SPI_SCK" LOC = U16 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
46 |
|
|
NET "DAC_CS" LOC = N8 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
47 |
|
|
NET "DAC_CLR" LOC = P8 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
48 |
|
|
|
49 |
|
|
NET "spi_amp_cs" LOC = N7 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
50 |
|
|
NET "spi_rom_cs" LOC = U3 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
51 |
|
|
NET "platformflash_oe" LOC = T3 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 2;
|
52 |
|
|
NET "strataflash_oe" LOC = C18 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 2;
|
53 |
|
|
NET "strataflash_ce" LOC = D16 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 2;
|
54 |
|
|
NET "strataflash_we" LOC = D17 | IOSTANDARD = "LVTTL" | SLEW = SLOW | DRIVE = 2;
|
55 |
|
|
NET "spi_adc_conv" LOC = P11 | IOSTANDARD = "LVCMOS33" | SLEW = SLOW | DRIVE = 8;
|
56 |
|
|
|
57 |
|
|
NET "PS2_CLK" LOC = G14 | IOSTANDARD = LVCMOS33 | DRIVE = 8 | SLEW = SLOW | PULLUP;
|
58 |
|
|
NET "PS2_DATA" LOC = G13 | IOSTANDARD = LVCMOS33 | DRIVE = 8 | SLEW = SLOW | PULLUP;
|
59 |
|
|
NET "PS2_CLK" CLOCK_DEDICATED_ROUTE = FALSE;
|