OpenCores
URL https://opencores.org/ocsvn/ahbmaster/ahbmaster/trunk

Subversion Repositories ahbmaster

[/] [ahbmaster/] [trunk/] [test79_AHBmaster/] [synthesis/] [traplog.tlg] - Blame information for rev 3

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 uson
@N: CD630 :".\gentmp1637a01228":4:7:4:9|Synthesizing work.top.gen.
2
@N: CD630 :"syng0a01228":1366:7:1366:9|Synthesizing work.dec.fdec.
3
@W: CD638 :"syng0a01228":1387:9:1387:13|Signal carry is undriven. Either assign the signal a value or remove the signal declaration.
4
@W: CD638 :"syng0a01228":1388:9:1388:12|Signal asup is undriven. Either assign the signal a value or remove the signal declaration.
5
@W: CD638 :"syng0a01228":1388:15:1388:18|Signal ssup is undriven. Either assign the signal a value or remove the signal declaration.
6
@N: CD630 :"syng0a01228":357:7:357:22|Synthesizing work.dwact_bl_fincdec.impl1.
7
@W: CD280 :"syng0a01228":369:12:369:14|Unbound component INV mapped to black box
8
@W: CD796 :"syng0a01228":474:9:474:9|Bit 8 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
9
@W: CD796 :"syng0a01228":474:9:474:9|Bit 9 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
10
@W: CD796 :"syng0a01228":474:9:474:9|Bit 10 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
11
@W: CD796 :"syng0a01228":474:9:474:9|Bit 11 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
12
@W: CD796 :"syng0a01228":474:9:474:9|Bit 12 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
13
@W: CD796 :"syng0a01228":474:9:474:9|Bit 13 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
14
@W: CD796 :"syng0a01228":474:9:474:9|Bit 14 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
15
@W: CD796 :"syng0a01228":474:9:474:9|Bit 15 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
16
@W: CD796 :"syng0a01228":474:9:474:9|Bit 16 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
17
@W: CD796 :"syng0a01228":474:9:474:9|Bit 17 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
18
@W: CD796 :"syng0a01228":474:9:474:9|Bit 18 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
19
@W: CD796 :"syng0a01228":474:9:474:9|Bit 19 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
20
@W: CD796 :"syng0a01228":474:9:474:9|Bit 20 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
21
@W: CD796 :"syng0a01228":474:9:474:9|Bit 21 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
22
@W: CD796 :"syng0a01228":474:9:474:9|Bit 22 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
23
@W: CD796 :"syng0a01228":474:9:474:9|Bit 23 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
24
@W: CD796 :"syng0a01228":474:9:474:9|Bit 24 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
25
@W: CD796 :"syng0a01228":474:9:474:9|Bit 25 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
26
@W: CD796 :"syng0a01228":474:9:474:9|Bit 26 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
27
@W: CD796 :"syng0a01228":474:9:474:9|Bit 27 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
28
@W: CD796 :"syng0a01228":474:9:474:9|Bit 28 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
29
@W: CD796 :"syng0a01228":474:9:474:9|Bit 29 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
30
@W: CD796 :"syng0a01228":474:9:474:9|Bit 30 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
31
@W: CD796 :"syng0a01228":474:9:474:9|Bit 31 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
32
@W: CD796 :"syng0a01228":474:9:474:9|Bit 32 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
33
@W: CD796 :"syng0a01228":474:9:474:9|Bit 33 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
34
@W: CD796 :"syng0a01228":474:9:474:9|Bit 34 of signal e is undriven. Possible simulation mismatch as initial value or default value is ignored. To avoid simulation mismatches, explicitly drive this bit.
35
@N: CD630 :"syng0a01228":191:7:191:20|Synthesizing work.dwact_tl_l2xor.impl1.
36
@W: CD280 :"syng0a01228":215:12:215:14|Unbound component OR3 mapped to black box
37
@W: CD280 :"syng0a01228":223:12:223:16|Unbound component XNOR2 mapped to black box
38
@N: CD630 :"syng0a01228":223:12:223:16|Synthesizing work.xnor2.syn_black_box.
39
Post processing for work.xnor2.syn_black_box
40
@N: CD630 :"syng0a01228":215:12:215:14|Synthesizing work.or3.syn_black_box.
41
Post processing for work.or3.syn_black_box
42
Post processing for work.dwact_tl_l2xor.impl1
43
@N: CD630 :"syng0a01228":155:7:155:18|Synthesizing work.dwact_tl_or3.impl1.
44
Post processing for work.dwact_tl_or3.impl1
45
@N: CD630 :"syng0a01228":81:7:81:18|Synthesizing work.dwact_tl_or2.impl1.
46
@W: CD280 :"syng0a01228":103:10:103:12|Unbound component OR2 mapped to black box
47
@N: CD630 :"syng0a01228":103:10:103:12|Synthesizing work.or2.syn_black_box.
48
Post processing for work.or2.syn_black_box
49
Post processing for work.dwact_tl_or2.impl1
50
@N: CD630 :"syng0a01228":332:7:332:20|Synthesizing work.dwact_bl_xnor2.impl1.
51
Post processing for work.dwact_bl_xnor2.impl1
52
@N: CD630 :"syng0a01228":369:12:369:14|Synthesizing work.inv.syn_black_box.
53
Post processing for work.inv.syn_black_box
54
@N: CD630 :"syng0a01228":18:7:18:18|Synthesizing work.dwact_tl_gnd.impl1.
55
@W: CD280 :"syng0a01228":38:10:38:12|Unbound component GND mapped to black box
56
@N: CD630 :"syng0a01228":38:10:38:12|Synthesizing work.gnd.syn_black_box.
57
Post processing for work.gnd.syn_black_box
58
Post processing for work.dwact_tl_gnd.impl1
59
Post processing for work.dwact_bl_fincdec.impl1
60
Post processing for work.dec.fdec
61
Post processing for work.top.gen

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.