| 1 |
2 |
csantifort |
# ----------------------------------------------------------------
|
| 2 |
|
|
# //
|
| 3 |
23 |
csantifort |
# Xilinx Spartan-6 FPGA synthesis Verilog source file list //
|
| 4 |
2 |
csantifort |
# //
|
| 5 |
|
|
# This file is part of the Amber project //
|
| 6 |
|
|
# http://www.opencores.org/project,amber //
|
| 7 |
|
|
# //
|
| 8 |
|
|
# Description //
|
| 9 |
|
|
# //
|
| 10 |
|
|
# Author(s): //
|
| 11 |
|
|
# - Conor Santifort, csantifort.amber@gmail.com //
|
| 12 |
|
|
# //
|
| 13 |
|
|
#/ ///////////////////////////////////////////////////////////////
|
| 14 |
|
|
# //
|
| 15 |
|
|
# Copyright (C) 2010 Authors and OPENCORES.ORG //
|
| 16 |
|
|
# //
|
| 17 |
|
|
# This source file may be used and distributed without //
|
| 18 |
|
|
# restriction provided that this copyright statement is not //
|
| 19 |
|
|
# removed from the file and that any derivative work contains //
|
| 20 |
|
|
# the original copyright notice and the associated disclaimer. //
|
| 21 |
|
|
# //
|
| 22 |
|
|
# This source file is free software; you can redistribute it //
|
| 23 |
|
|
# and/or modify it under the terms of the GNU Lesser General //
|
| 24 |
|
|
# Public License as published by the Free Software Foundation; //
|
| 25 |
|
|
# either version 2.1 of the License, or (at your option) any //
|
| 26 |
|
|
# later version. //
|
| 27 |
|
|
# //
|
| 28 |
|
|
# This source is distributed in the hope that it will be //
|
| 29 |
|
|
# useful, but WITHOUT ANY WARRANTY; without even the implied //
|
| 30 |
|
|
# warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //
|
| 31 |
|
|
# PURPOSE. See the GNU Lesser General Public License for more //
|
| 32 |
|
|
# details. //
|
| 33 |
|
|
# //
|
| 34 |
|
|
# You should have received a copy of the GNU Lesser General //
|
| 35 |
|
|
# Public License along with this source; if not, download it //
|
| 36 |
|
|
# from http://www.opencores.org/lgpl.shtml //
|
| 37 |
|
|
# //
|
| 38 |
|
|
# ----------------------------------------------------------------
|
| 39 |
|
|
|
| 40 |
|
|
# System
|
| 41 |
|
|
verilog work ../../vlog/system/boot_mem.v
|
| 42 |
|
|
verilog work ../../vlog/system/clocks_resets.v
|
| 43 |
|
|
verilog work ../../vlog/system/interrupt_controller.v
|
| 44 |
|
|
verilog work ../../vlog/system/system.v
|
| 45 |
|
|
verilog work ../../vlog/system/test_module.v
|
| 46 |
|
|
verilog work ../../vlog/system/timer_module.v
|
| 47 |
|
|
verilog work ../../vlog/system/uart.v
|
| 48 |
|
|
verilog work ../../vlog/system/wb_xs6_ddr3_bridge.v
|
| 49 |
|
|
verilog work ../../vlog/system/wb_xv6_ddr3_bridge.v
|
| 50 |
|
|
verilog work ../../vlog/system/wishbone_arbiter.v
|
| 51 |
|
|
verilog work ../../vlog/system/afifo.v
|
| 52 |
|
|
verilog work ../../vlog/system/ddr3_afifo.v
|
| 53 |
|
|
|
| 54 |
|
|
# EthMac
|
| 55 |
|
|
verilog work ../../vlog/ethmac/eth_clockgen.v
|
| 56 |
|
|
verilog work ../../vlog/ethmac/eth_crc.v
|
| 57 |
|
|
verilog work ../../vlog/ethmac/eth_fifo.v
|
| 58 |
|
|
verilog work ../../vlog/ethmac/eth_maccontrol.v
|
| 59 |
|
|
verilog work ../../vlog/ethmac/eth_macstatus.v
|
| 60 |
|
|
verilog work ../../vlog/ethmac/eth_miim.v
|
| 61 |
|
|
verilog work ../../vlog/ethmac/eth_outputcontrol.v
|
| 62 |
|
|
verilog work ../../vlog/ethmac/eth_random.v
|
| 63 |
|
|
verilog work ../../vlog/ethmac/eth_receivecontrol.v
|
| 64 |
|
|
verilog work ../../vlog/ethmac/eth_registers.v
|
| 65 |
|
|
verilog work ../../vlog/ethmac/eth_register.v
|
| 66 |
|
|
verilog work ../../vlog/ethmac/eth_rxaddrcheck.v
|
| 67 |
|
|
verilog work ../../vlog/ethmac/eth_rxcounters.v
|
| 68 |
|
|
verilog work ../../vlog/ethmac/eth_rxethmac.v
|
| 69 |
|
|
verilog work ../../vlog/ethmac/eth_rxstatem.v
|
| 70 |
|
|
verilog work ../../vlog/ethmac/eth_shiftreg.v
|
| 71 |
|
|
verilog work ../../vlog/ethmac/eth_spram_256x32.v
|
| 72 |
|
|
verilog work ../../vlog/ethmac/eth_top.v
|
| 73 |
|
|
verilog work ../../vlog/ethmac/eth_transmitcontrol.v
|
| 74 |
|
|
verilog work ../../vlog/ethmac/eth_txcounters.v
|
| 75 |
|
|
verilog work ../../vlog/ethmac/eth_txethmac.v
|
| 76 |
|
|
verilog work ../../vlog/ethmac/eth_txstatem.v
|
| 77 |
|
|
verilog work ../../vlog/ethmac/eth_wishbone.v
|
| 78 |
|
|
verilog work ../../vlog/ethmac/xilinx_dist_ram_16x32.v
|
| 79 |
|
|
|
| 80 |
15 |
csantifort |
# Amber 23
|
| 81 |
|
|
verilog work ../../vlog/amber23/a23_alu.v
|
| 82 |
|
|
verilog work ../../vlog/amber23/a23_barrel_shift.v
|
| 83 |
|
|
verilog work ../../vlog/amber23/a23_cache.v
|
| 84 |
|
|
verilog work ../../vlog/amber23/a23_coprocessor.v
|
| 85 |
|
|
verilog work ../../vlog/amber23/a23_core.v
|
| 86 |
|
|
verilog work ../../vlog/amber23/a23_decode.v
|
| 87 |
|
|
verilog work ../../vlog/amber23/a23_execute.v
|
| 88 |
|
|
verilog work ../../vlog/amber23/a23_fetch.v
|
| 89 |
|
|
verilog work ../../vlog/amber23/a23_multiply.v
|
| 90 |
|
|
verilog work ../../vlog/amber23/a23_register_bank.v
|
| 91 |
|
|
verilog work ../../vlog/amber23/a23_wishbone.v
|
| 92 |
2 |
csantifort |
|
| 93 |
15 |
csantifort |
# Amber 25
|
| 94 |
|
|
verilog work ../../vlog/amber25/a25_alu.v
|
| 95 |
|
|
verilog work ../../vlog/amber25/a25_barrel_shift.v
|
| 96 |
|
|
verilog work ../../vlog/amber25/a25_coprocessor.v
|
| 97 |
|
|
verilog work ../../vlog/amber25/a25_core.v
|
| 98 |
|
|
verilog work ../../vlog/amber25/a25_dcache.v
|
| 99 |
|
|
verilog work ../../vlog/amber25/a25_decode.v
|
| 100 |
|
|
verilog work ../../vlog/amber25/a25_execute.v
|
| 101 |
|
|
verilog work ../../vlog/amber25/a25_fetch.v
|
| 102 |
|
|
verilog work ../../vlog/amber25/a25_icache.v
|
| 103 |
|
|
verilog work ../../vlog/amber25/a25_mem.v
|
| 104 |
|
|
verilog work ../../vlog/amber25/a25_multiply.v
|
| 105 |
|
|
verilog work ../../vlog/amber25/a25_register_bank.v
|
| 106 |
|
|
verilog work ../../vlog/amber25/a25_wishbone.v
|
| 107 |
|
|
verilog work ../../vlog/amber25/a25_write_back.v
|
| 108 |
|
|
|
| 109 |
2 |
csantifort |
# Xilinx Spartan-6 FPGA Hardware wrappers
|
| 110 |
|
|
verilog work ../../vlog/lib/xs6_addsub_n.v
|
| 111 |
|
|
verilog work ../../vlog/lib/xs6_sram_2048x32_byte_en.v
|
| 112 |
|
|
verilog work ../../vlog/lib/xs6_sram_256x128_byte_en.v
|
| 113 |
|
|
verilog work ../../vlog/lib/xs6_sram_256x21_line_en.v
|
| 114 |
|
|
verilog work ../../vlog/lib/xs6_sram_256x32_byte_en.v
|
| 115 |
|
|
|
| 116 |
|
|
# Xilinx Spartan-6 DDR3 I/F
|
| 117 |
|
|
verilog work ../../vlog/xs6_ddr3/mcb_ddr3.v
|
| 118 |
|
|
verilog work ../../vlog/xs6_ddr3/iodrp_controller.v
|
| 119 |
|
|
verilog work ../../vlog/xs6_ddr3/iodrp_mcb_controller.v
|
| 120 |
|
|
verilog work ../../vlog/xs6_ddr3/mcb_raw_wrapper.v
|
| 121 |
|
|
verilog work ../../vlog/xs6_ddr3/mcb_soft_calibration_top.v
|
| 122 |
|
|
verilog work ../../vlog/xs6_ddr3/mcb_soft_calibration.v
|
| 123 |
|
|
verilog work ../../vlog/xs6_ddr3/memc3_infrastructure.v
|
| 124 |
|
|
verilog work ../../vlog/xs6_ddr3/memc3_wrapper.v
|