OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] [amber/] [trunk/] [hw/] [vlog/] [xs6_ddr3/] [ddr3.xco] - Blame information for rev 64

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 64 csantifort
##############################################################
2
#
3
# Xilinx Core Generator version 14.5
4
# Date: Sun Apr 28 12:02:09 2013
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
#  Generated from component: xilinx.com:ip:mig:3.92
16
#
17
##############################################################
18
#
19
# BEGIN Project Options
20
SET addpads = false
21
SET asysymbol = true
22
SET busformat = BusFormatAngleBracketNotRipped
23
SET createndf = false
24
SET designentry = Verilog
25
SET device = xc6slx45t
26
SET devicefamily = spartan6
27
SET flowvendor = Other
28
SET formalverification = false
29
SET foundationsym = false
30
SET implementationfiletype = Ngc
31
SET package = fgg484
32
SET removerpms = false
33
SET simulationfiles = Structural
34
SET speedgrade = -3
35
SET verilogsim = true
36
SET vhdlsim = false
37
# END Project Options
38
# BEGIN Select
39
SELECT MIG_Virtex-6_and_Spartan-6 family Xilinx,_Inc. 3.92
40
# END Select
41
# BEGIN Parameters
42
CSET component_name=ddr3
43
CSET xml_input_file=./ddr3/user_design/mig.prj
44
# END Parameters
45
# BEGIN Extra information
46
MISC pkg_timestamp=2013-03-27T03:45:13Z
47
# END Extra information
48
GENERATE
49
# CRC: 75718c29

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.