OpenCores
URL https://opencores.org/ocsvn/an-fpga-implementation-of-low-latency-noc-based-mpsoc/an-fpga-implementation-of-low-latency-noc-based-mpsoc/trunk

Subversion Repositories an-fpga-implementation-of-low-latency-noc-based-mpsoc

[/] [an-fpga-implementation-of-low-latency-noc-based-mpsoc/] [trunk/] [mpsoc/] [change.log] - Blame information for rev 25

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 25 alirezamon
All notable changes to this project will be documented in this file.
2
 
3
##[1.5.0] - 13-10-2016
4
### Added
5
- static straight allocator (SSA) which accelerates packets traversing to the same direction to the NoC router.
6
- NoC emulator.
7
- Altor processor.
8
- Jtag_wb: allow access to the wishbone bus slave ports via Jtag.
9
- Jtag_main: A C code which allows host PC to have access to the jtag_wb.
10
 
11
 
12
## changed
13
- Memory IP cores are categorized into two IPs: Single and double port.
14
- The access via jtag_wb or Altera In-System Memory Content Editor is added as optional via parameter setting for single port memory.
15
 
16
 
17
 
18
##[1.0.0] - 27-1-2016
19
### added
20
- ProNoC: new version with GUI generator
21
- Interface generator
22
- IP generator
23
- Processing tile generator
24
- NoC based MCSoC generator

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.