OpenCores
URL https://opencores.org/ocsvn/an-fpga-implementation-of-low-latency-noc-based-mpsoc/an-fpga-implementation-of-low-latency-noc-based-mpsoc/trunk

Subversion Repositories an-fpga-implementation-of-low-latency-noc-based-mpsoc

[/] [an-fpga-implementation-of-low-latency-noc-based-mpsoc/] [trunk/] [mpsoc/] [change.log] - Blame information for rev 43

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 25 alirezamon
All notable changes to this project will be documented in this file.
2
 
3 43 alirezamon
 
4
##[1.9.0] -30-04-2019
5
## Added
6
- add single flit sized packet support
7
- add new topologies: Fattree, tree, concentrated mesh (Cmesh)
8
- Topology Diagram Viewer
9
 
10
## changed
11
- The endpoint and router addresses format has been changed to support different topologies.
12
 
13
 
14
 
15 42 alirezamon
##[1.8.2] -13-12-2018
16
## Added
17
- add latency standard deviation to simulation results graphs
18
- add Simple message passing demo on 4×4 MPSoC
19
- add some error flags to NI
20
## changed
21
- fix some bugs in NI
22
- Enable Verilator simulation on MPSoC
23
 
24 43 alirezamon
##[1.8.1] - 30-7-2018
25
## Added
26
-  GUI for setting Linux variables
27
## changed
28
-  Support NoC Simulation for packet payload width larger than 32-bits and core number larger than 64.
29 42 alirezamon
 
30 43 alirezamon
 
31 41 alirezamon
##[1.8.1] - 30-7-2018
32
## Added
33
-  GUI for setting Linux variables
34
## changed
35
-  Support NoC Simulation for packet payload width larger than 32-bits and core number larger than 64.
36
 
37
 
38 38 alirezamon
##[1.8.0] - 16-5-2018
39
## Added
40
-  Support hard-built QoS/EoS support in NoC using weighted Round-Robin arbiter
41
-  Add real application task grah simulation support in NoC simulator
42
-  add new
43
-  Add two new (OpenRISC) softprocessors: Or1200 & Mor1kx
44 41 alirezamon
-  Add documentation for timer, ni-master, ni-slave, memory, and dma IP cores.
45 38 alirezamon
-  Add User manual file
46 41 alirezamon
-  Add USB blaster II support in JTAG controller
47 38 alirezamon
-  Add GUI for adding new Altera FPGA boards.
48 41 alirezamon
-  The simulator/ emulator now can provide additional simulation results
49 38 alirezamon
        (a) Average latency per average desired flit injection ratio
50
        (b) Average throughput per average desired flit injection ratio
51
        (c) send/received packets number for each router at different injection ratios
52
        (d) send/received worst-case delay for each router at different injection ratios
53
        (e) Simulation execution clock cycles
54
## changed
55 41 alirezamon
-  Fixed the bug in NoC that halts the simulation when B is defined as 2.
56 38 alirezamon
-  Support Burst Type Extension for Incrementing and Decrementing bursts in RAM controller
57 28 alirezamon
 
58 38 alirezamon
 
59 34 alirezamon
##[1.7.0] - 15-7-2017
60
## Added
61
-  Software compilation text-editor
62 41 alirezamon
-  Processing tile Diagram Viewer
63 34 alirezamon
-  Modelsim/Verilator/QuartusII GUI compilation assist
64
-  Multi-channel DMA
65
## changed
66
-  New multi-channel DMA-based NI
67
 
68
 
69 32 alirezamon
##[1.6.0] - 6-3-2017
70
## Added
71 34 alirezamon
-  NoC GUI simulator (using Verilator)
72 32 alirezamon
 
73
 
74 31 alirezamon
##[1.5.2] - 22-2-2017
75
## changed
76 41 alirezamon
- Fixed bug in wishbone bus
77 31 alirezamon
 
78 41 alirezamon
 
79 28 alirezamon
##[1.5.1] - 3-2-2017
80
## changed
81
- src_c/jtag_main.c:  variable length memory support is added.
82 41 alirezamon
- NoC emulator:  Jtag tabs are reduced to total of 3. A 64 core 2-VC NoC emulation is successfully tested on DE4 FPGA board.
83 34 alirezamon
- ssa: Now can work with fully adaptive routing.
84 28 alirezamon
 
85
 
86 25 alirezamon
##[1.5.0] - 13-10-2016
87
### Added
88
- static straight allocator (SSA) which accelerates packets traversing to the same direction to the NoC router.
89
- NoC emulator.
90
- Altor processor.
91
- Jtag_wb: allow access to the wishbone bus slave ports via Jtag.
92
- Jtag_main: A C code which allows host PC to have access to the jtag_wb.
93
## changed
94
- Memory IP cores are categorized into two IPs: Single and double port.
95
- The access via jtag_wb or Altera In-System Memory Content Editor is added as optional via parameter setting for single port memory.
96
 
97
 
98
##[1.0.0] - 27-1-2016
99
### added
100
- ProNoC: new version with GUI generator
101
- Interface generator
102
- IP generator
103
- Processing tile generator
104
- NoC based MCSoC generator

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.