1 |
2 |
wd5gnr |
#ChipScope Core Inserter Project File Version 3.0
|
2 |
|
|
#Sat Oct 07 01:19:06 CDT 2006
|
3 |
|
|
Project.device.designInputFile=C\:\\blue8\\topbox_cs.ngc
|
4 |
|
|
Project.device.designOutputFile=C\:\\blue8\\topbox_cs.ngc
|
5 |
|
|
Project.device.deviceFamily=6
|
6 |
|
|
Project.device.enableRPMs=true
|
7 |
|
|
Project.device.outputDirectory=C\:\\blue8\\_ngo
|
8 |
|
|
Project.device.useSRL16=true
|
9 |
|
|
Project.filter.dimension=19
|
10 |
|
|
Project.filter<0>=iomem
|
11 |
|
|
Project.filter<10>=xmadd
|
12 |
|
|
Project.filter<11>=*sw*
|
13 |
|
|
Project.filter<12>=xmaddress
|
14 |
|
|
Project.filter<13>=*cpw*
|
15 |
|
|
Project.filter<14>=CPU/PC*
|
16 |
|
|
Project.filter<15>=*cp*
|
17 |
|
|
Project.filter<16>=CPU/cp*
|
18 |
|
|
Project.filter<17>=CPU*
|
19 |
|
|
Project.filter<18>=CPU
|
20 |
|
|
Project.filter<1>=*ent*
|
21 |
|
|
Project.filter<2>=*load*
|
22 |
|
|
Project.filter<3>=
|
23 |
|
|
Project.filter<4>=CPU/*
|
24 |
|
|
Project.filter<5>=*mab*
|
25 |
|
|
Project.filter<6>=*mabus*
|
26 |
|
|
Project.filter<7>=*ma*
|
27 |
|
|
Project.filter<8>=*xm*
|
28 |
|
|
Project.filter<9>=*xmadd*
|
29 |
|
|
Project.icon.boundaryScanChain=0
|
30 |
|
|
Project.icon.disableBUFGInsertion=false
|
31 |
|
|
Project.icon.enableExtTriggerIn=false
|
32 |
|
|
Project.icon.enableExtTriggerOut=false
|
33 |
|
|
Project.icon.triggerInPinName=
|
34 |
|
|
Project.icon.triggerOutPinName=
|
35 |
|
|
Project.unit.dimension=1
|
36 |
|
|
Project.unit<0>.clockChannel=clk
|
37 |
|
|
Project.unit<0>.clockEdge=Rising
|
38 |
|
|
Project.unit<0>.dataChannel<0>=CPU/bus<15>
|
39 |
|
|
Project.unit<0>.dataChannel<10>=CPU/bus<5>
|
40 |
|
|
Project.unit<0>.dataChannel<11>=CPU/bus<4>
|
41 |
|
|
Project.unit<0>.dataChannel<12>=CPU/bus<3>
|
42 |
|
|
Project.unit<0>.dataChannel<13>=CPU/bus<2>
|
43 |
|
|
Project.unit<0>.dataChannel<14>=CPU/bus<1>
|
44 |
|
|
Project.unit<0>.dataChannel<15>=CPU/bus<0>
|
45 |
|
|
Project.unit<0>.dataChannel<16>=sw_7_IBUF
|
46 |
|
|
Project.unit<0>.dataChannel<17>=sw_6_IBUF
|
47 |
|
|
Project.unit<0>.dataChannel<18>=sw_5_IBUF
|
48 |
|
|
Project.unit<0>.dataChannel<19>=sw_4_IBUF
|
49 |
|
|
Project.unit<0>.dataChannel<1>=CPU/bus<14>
|
50 |
|
|
Project.unit<0>.dataChannel<20>=sw_3_IBUF
|
51 |
|
|
Project.unit<0>.dataChannel<21>=sw_2_IBUF
|
52 |
|
|
Project.unit<0>.dataChannel<22>=sw_1_IBUF
|
53 |
|
|
Project.unit<0>.dataChannel<23>=sw_0_IBUF
|
54 |
|
|
Project.unit<0>.dataChannel<24>=iomem
|
55 |
|
|
Project.unit<0>.dataChannel<25>=panel/switches<7>
|
56 |
|
|
Project.unit<0>.dataChannel<26>=panel/switches<6>
|
57 |
|
|
Project.unit<0>.dataChannel<27>=panel/switches<5>
|
58 |
|
|
Project.unit<0>.dataChannel<28>=panel/switches<4>
|
59 |
|
|
Project.unit<0>.dataChannel<29>=panel/switches<3>
|
60 |
|
|
Project.unit<0>.dataChannel<2>=CPU/bus<13>
|
61 |
|
|
Project.unit<0>.dataChannel<30>=panel/switches<2>
|
62 |
|
|
Project.unit<0>.dataChannel<31>=panel/switches<1>
|
63 |
|
|
Project.unit<0>.dataChannel<32>=panel/switches<0>
|
64 |
|
|
Project.unit<0>.dataChannel<33>=iomem
|
65 |
|
|
Project.unit<0>.dataChannel<34>=cpusend
|
66 |
|
|
Project.unit<0>.dataChannel<35>=cpuwrite
|
67 |
|
|
Project.unit<0>.dataChannel<3>=CPU/bus<12>
|
68 |
|
|
Project.unit<0>.dataChannel<4>=CPU/bus<11>
|
69 |
|
|
Project.unit<0>.dataChannel<5>=CPU/bus<10>
|
70 |
|
|
Project.unit<0>.dataChannel<6>=CPU/bus<9>
|
71 |
|
|
Project.unit<0>.dataChannel<7>=CPU/bus<8>
|
72 |
|
|
Project.unit<0>.dataChannel<8>=CPU/bus<7>
|
73 |
|
|
Project.unit<0>.dataChannel<9>=CPU/bus<6>
|
74 |
|
|
Project.unit<0>.dataDepth=512
|
75 |
|
|
Project.unit<0>.dataEqualsTrigger=false
|
76 |
|
|
Project.unit<0>.dataPortWidth=36
|
77 |
|
|
Project.unit<0>.enableGaps=false
|
78 |
|
|
Project.unit<0>.enableStorageQualification=true
|
79 |
|
|
Project.unit<0>.enableTimestamps=false
|
80 |
|
|
Project.unit<0>.timestampDepth=0
|
81 |
|
|
Project.unit<0>.timestampWidth=0
|
82 |
|
|
Project.unit<0>.triggerChannel<0><0>=iomem
|
83 |
|
|
Project.unit<0>.triggerConditionCountWidth=0
|
84 |
|
|
Project.unit<0>.triggerMatchCount<0>=1
|
85 |
|
|
Project.unit<0>.triggerMatchCountWidth<0><0>=0
|
86 |
|
|
Project.unit<0>.triggerMatchType<0><0>=0
|
87 |
|
|
Project.unit<0>.triggerPortCount=1
|
88 |
|
|
Project.unit<0>.triggerPortIsData<0>=true
|
89 |
|
|
Project.unit<0>.triggerPortWidth<0>=1
|
90 |
|
|
Project.unit<0>.triggerSequencerLevels=16
|
91 |
|
|
Project.unit<0>.triggerSequencerType=1
|
92 |
|
|
Project.unit<0>.type=ilapro
|