1 |
2 |
wd5gnr |
##### >>> UCF File for Xilinx Spartan-3 FPGA Board <<< #####
|
2 |
|
|
### Created by Spartan-3 UCF Generator on 12/28/2005 at 12:26
|
3 |
|
|
### Spartan-3 Clock Oscillator:
|
4 |
|
|
### Spartan-3 Pushbutton Switches:
|
5 |
|
|
### Spartan-3 Slide Switches:
|
6 |
|
|
### Spartan-3 Discrete LEDs:
|
7 |
|
|
### Spartan-3 7-Segment LED: digit enables:
|
8 |
|
|
### Spartan-3 7-Segment LED: segment enables:
|
9 |
|
|
### Spartan-3 SRAM:Enables for IC10:
|
10 |
|
|
### Spartan-3 SRAM:Enables for both IC10 and IC11:
|
11 |
|
|
### Spartan-3 SRAM:Address for both IC10 and IC11:
|
12 |
|
|
### Spartan-3 SRAM:Data for IC10:
|
13 |
|
|
#PACE: Start of Constraints generated by PACE
|
14 |
|
|
#PACE: Start of PACE I/O Pin Assignments
|
15 |
|
|
NET "clkin" LOC = "T9" ; # CLK - 50MHz oscillator
|
16 |
|
|
NET "digsel[0]" LOC = "D14" ; # right digit (active low)
|
17 |
|
|
NET "digsel[1]" LOC = "G14" ; # middle right digit (active low)
|
18 |
|
|
NET "digsel[2]" LOC = "F14" ; # middle left digit (active low)
|
19 |
|
|
NET "digsel[3]" LOC = "E13" ; # left digit (active low)
|
20 |
|
|
NET "display[0]" LOC = "E14" ; # LED display segment a (active low)
|
21 |
|
|
NET "display[1]" LOC = "G13" ; # LED display segment b (active low)
|
22 |
|
|
NET "display[2]" LOC = "N15" ; # LED display segment c (active low)
|
23 |
|
|
NET "display[3]" LOC = "P15" ; # LED display segment d (active low)
|
24 |
|
|
NET "display[4]" LOC = "R16" ; # LED display segment e (active low)
|
25 |
|
|
NET "display[5]" LOC = "F13" ; # LED display segment f (active low)
|
26 |
|
|
NET "display[6]" LOC = "N16" ; # LED display segment g (active low)
|
27 |
|
|
NET "dp" LOC = "P16" ; # LED display decimal point (active low)
|
28 |
|
|
NET "led[0]" LOC = "K12" ; # LD0 (active high)
|
29 |
|
|
NET "led[1]" LOC = "P14" ; # LD1 (active high)
|
30 |
|
|
NET "led[2]" LOC = "L12" ; # LD2 (active high)
|
31 |
|
|
NET "led[3]" LOC = "N14" ; # LD3 (active high)
|
32 |
|
|
NET "led[4]" LOC = "P13" ; # LD4 (active high)
|
33 |
|
|
NET "led[5]" LOC = "N12" ; # LD5 (active high)
|
34 |
|
|
NET "led[6]" LOC = "P12" ; # LD6 (active high)
|
35 |
|
|
NET "led[7]" LOC = "P11" ; # LD7 (active high)
|
36 |
|
|
NET "pb0" LOC = "L14" ; # BTN3 (active high)
|
37 |
|
|
NET "pb1" LOC = "L13" ; # BTN2 (active high)
|
38 |
|
|
NET "pb2" LOC = "M14" ; # BTN1 (active high)
|
39 |
|
|
NET "pb3" LOC = "M13" ; # BTN0 (active high)
|
40 |
|
|
NET "serialin" LOC = "T13" ;
|
41 |
|
|
NET "serialout" LOC = "R13" ;
|
42 |
|
|
NET "sw[0]" LOC = "F12" ; # SW0 (active high when up)
|
43 |
|
|
NET "sw[1]" LOC = "G12" ; # SW1 (active high when up)
|
44 |
|
|
NET "sw[2]" LOC = "H14" ; # SW2 (active high when up)
|
45 |
|
|
NET "sw[3]" LOC = "H13" ; # SW3 (active high when up)
|
46 |
|
|
NET "sw[4]" LOC = "J14" ; # SW4 (active high when up)
|
47 |
|
|
NET "sw[5]" LOC = "J13" ; # SW5 (active high when up)
|
48 |
|
|
NET "sw[6]" LOC = "K14" ; # SW6 (active high when up)
|
49 |
|
|
NET "sw[7]" LOC = "K13" ; # SW7 (active high when up)
|
50 |
|
|
NET "xmaddress[0]" LOC = "L5" ; # A0
|
51 |
|
|
NET "xmaddress[10]" LOC = "G5" ; # A10
|
52 |
|
|
NET "xmaddress[11]" LOC = "H3" ; # A11
|
53 |
|
|
NET "xmaddress[12]" LOC = "H4" ; # A12
|
54 |
|
|
NET "xmaddress[13]" LOC = "J4" ; # A13
|
55 |
|
|
NET "xmaddress[14]" LOC = "J3" ; # A14
|
56 |
|
|
NET "xmaddress[15]" LOC = "K3" ; # A15
|
57 |
|
|
NET "xmaddress[16]" LOC = "K5" ; # A16
|
58 |
|
|
NET "xmaddress[17]" LOC = "L3" ; # A17
|
59 |
|
|
NET "xmaddress[1]" LOC = "N3" ; # A1
|
60 |
|
|
NET "xmaddress[2]" LOC = "M4" ; # A2
|
61 |
|
|
NET "xmaddress[3]" LOC = "M3" ; # A3
|
62 |
|
|
NET "xmaddress[4]" LOC = "L4" ; # A4
|
63 |
|
|
NET "xmaddress[5]" LOC = "G4" ; # A5
|
64 |
|
|
NET "xmaddress[6]" LOC = "F3" ; # A6
|
65 |
|
|
NET "xmaddress[7]" LOC = "F4" ; # A7
|
66 |
|
|
NET "xmaddress[8]" LOC = "E3" ; # A8
|
67 |
|
|
NET "xmaddress[9]" LOC = "E4" ; # A9
|
68 |
|
|
NET "xmce" LOC = "P7" ; # CE1 - chip enable (active low)
|
69 |
|
|
NET "xmdata[0]" LOC = "N7" ; # D0
|
70 |
|
|
NET "xmdata[10]" LOC = "F2" ; # D10
|
71 |
|
|
NET "xmdata[11]" LOC = "H1" ; # D11
|
72 |
|
|
NET "xmdata[12]" LOC = "J2" ; # D12
|
73 |
|
|
NET "xmdata[13]" LOC = "L2" ; # D13
|
74 |
|
|
NET "xmdata[14]" LOC = "P1" ; # D14
|
75 |
|
|
NET "xmdata[15]" LOC = "R1" ; # D15
|
76 |
|
|
NET "xmdata[1]" LOC = "T8" ; # D1
|
77 |
|
|
NET "xmdata[2]" LOC = "R6" ; # D2
|
78 |
|
|
NET "xmdata[3]" LOC = "T5" ; # D3
|
79 |
|
|
NET "xmdata[4]" LOC = "R5" ; # D4
|
80 |
|
|
NET "xmdata[5]" LOC = "C2" ; # D5
|
81 |
|
|
NET "xmdata[6]" LOC = "C1" ; # D6
|
82 |
|
|
NET "xmdata[7]" LOC = "B1" ; # D7
|
83 |
|
|
NET "xmdata[8]" LOC = "D3" ; # D8
|
84 |
|
|
NET "xmdata[9]" LOC = "P8" ; # D9
|
85 |
|
|
NET "xmlb" LOC = "P6" ; # LB1 - lower byte enable (active low)
|
86 |
|
|
NET "xmsend" LOC = "K4" ; # OE - output enable (active low)
|
87 |
|
|
NET "xmub" LOC = "T4" ; # UB1 - upper byte enable (active low)
|
88 |
|
|
NET "xmwrite" LOC = "G3" ; # WE - write enable (active low)
|
89 |
|
|
#PACE: Start of PACE Area Constraints
|
90 |
|
|
#PACE: Start of PACE Prohibit Constraints
|
91 |
|
|
CONFIG PROHIBIT = C3;
|
92 |
|
|
CONFIG PROHIBIT = D2;
|
93 |
|
|
CONFIG PROHIBIT = D1;
|
94 |
|
|
CONFIG PROHIBIT = E2;
|
95 |
|
|
CONFIG PROHIBIT = E1;
|
96 |
|
|
CONFIG PROHIBIT = F5;
|
97 |
|
|
CONFIG PROHIBIT = G2;
|
98 |
|
|
CONFIG PROHIBIT = G1;
|
99 |
|
|
CONFIG PROHIBIT = J1;
|
100 |
|
|
CONFIG PROHIBIT = K1;
|
101 |
|
|
CONFIG PROHIBIT = K2;
|
102 |
|
|
CONFIG PROHIBIT = M1;
|
103 |
|
|
CONFIG PROHIBIT = M2;
|
104 |
|
|
CONFIG PROHIBIT = N1;
|
105 |
|
|
CONFIG PROHIBIT = N2;
|
106 |
|
|
CONFIG PROHIBIT = P2;
|
107 |
|
|
CONFIG PROHIBIT = M16;
|
108 |
|
|
CONFIG PROHIBIT = M15;
|
109 |
|
|
CONFIG PROHIBIT = T14;
|
110 |
|
|
CONFIG PROHIBIT = P5;
|
111 |
|
|
CONFIG PROHIBIT = N5;
|
112 |
|
|
CONFIG PROHIBIT = R9;
|
113 |
|
|
CONFIG PROHIBIT = T10;
|
114 |
|
|
CONFIG PROHIBIT = N10;
|
115 |
|
|
CONFIG PROHIBIT = R11;
|
116 |
|
|
CONFIG PROHIBIT = T12;
|
117 |
|
|
CONFIG PROHIBIT = R12;
|
118 |
|
|
CONFIG PROHIBIT = R4;
|
119 |
|
|
#PACE: End of Constraints generated by PACE
|
120 |
|
|
NET "clkin" TNM_NET = "clkin";
|
121 |
|
|
TIMESPEC "TS_clkin" = PERIOD "clkin" 50 MHz HIGH 50 %;
|
122 |
|
|
|