OpenCores
URL https://opencores.org/ocsvn/claw/claw/trunk

Subversion Repositories claw

[/] [claw/] [trunk/] [or1200_cpu/] [work/] [or1200_immu_top/] [_primary.vhd] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 conte
library verilog;
2
use verilog.vl_types.all;
3
entity or1200_immu_top is
4
    generic(
5
        dw              : integer := 32;
6
        aw              : integer := 32
7
    );
8
    port(
9
        clk             : in     vl_logic;
10
        rst             : in     vl_logic;
11
        ic_en           : in     vl_logic;
12
        immu_en         : in     vl_logic;
13
        supv            : in     vl_logic;
14
        icpu_adr_i      : in     vl_logic_vector;
15
        icpu_cycstb_i   : in     vl_logic;
16
        icpu_adr_o      : out    vl_logic_vector(31 downto 0);
17
        icpu_tag_o      : out    vl_logic_vector(3 downto 0);
18
        icpu_rty_o      : out    vl_logic;
19
        icpu_err_o      : out    vl_logic;
20
        spr_cs          : in     vl_logic;
21
        spr_write       : in     vl_logic;
22
        spr_addr        : in     vl_logic_vector;
23
        spr_dat_i       : in     vl_logic_vector(31 downto 0);
24
        spr_dat_o       : out    vl_logic_vector(31 downto 0);
25
        qmemimmu_rty_i  : in     vl_logic;
26
        qmemimmu_err_i  : in     vl_logic;
27
        qmemimmu_tag_i  : in     vl_logic_vector(3 downto 0);
28
        qmemimmu_adr_o  : out    vl_logic_vector;
29
        qmemimmu_cycstb_o: out    vl_logic;
30
        qmemimmu_ci_o   : out    vl_logic
31
    );
32
end or1200_immu_top;

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.