1 |
2 |
tarookumic |
# vsim tbench
|
2 |
|
|
# Loading c:/Modeltech_5.4e/win32/../std.standard
|
3 |
|
|
# Loading c:/Modeltech_5.4e/win32/../ieee.std_logic_1164(body)
|
4 |
|
|
# Loading work.tbench_comp
|
5 |
|
|
# Loading c:/Modeltech_5.4e/win32/../ieee.std_logic_arith(body)
|
6 |
|
|
# Loading work.leon_target
|
7 |
|
|
# Loading work.leon_device
|
8 |
|
|
# Loading c:/Modeltech_5.4e/win32/../std.textio(body)
|
9 |
|
|
# Loading work.leon_config
|
10 |
|
|
# Loading work.debug(body)
|
11 |
|
|
# Loading work.mmuconfig
|
12 |
|
|
# Loading work.sparcv8
|
13 |
|
|
# Loading work.leon_iface
|
14 |
|
|
# Loading work.core_config
|
15 |
|
|
# Loading work.corelib
|
16 |
|
|
# Loading work.amba
|
17 |
|
|
# Loading work.peri_serial_comp
|
18 |
|
|
# Loading work.peri_io_comp
|
19 |
|
|
# Loading work.peri_mem_comp
|
20 |
|
|
# Loading work.core_comp
|
21 |
|
|
# Loading work.tbenchmem_comp
|
22 |
|
|
# Loading work.tbench
|
23 |
|
|
# Loading work.tbench_config(behav)
|
24 |
|
|
# Loading work.memdef(body)
|
25 |
|
|
# Loading work.config
|
26 |
|
|
# Loading work.tech_map
|
27 |
|
|
# Loading work.ctrl_comp
|
28 |
|
|
# Loading c:/Modeltech_5.4e/win32/../ieee.std_logic_unsigned(body)
|
29 |
|
|
# Loading work.macro(body)
|
30 |
|
|
# Loading work.mti_pkg(body)
|
31 |
|
|
# Loading work.tbench_gen(behav)
|
32 |
|
|
# Loading work.bus_comp
|
33 |
|
|
# Loading work.cache_config
|
34 |
|
|
# Loading work.int(body)
|
35 |
|
|
# Loading work.gencmem_lib(body)
|
36 |
|
|
# Loading work.gendc_lib(body)
|
37 |
|
|
# Loading work.genic_lib(body)
|
38 |
|
|
# Loading work.genwb_lib
|
39 |
|
|
# Loading work.cache_comp
|
40 |
|
|
# Loading work.armpmodel(body)
|
41 |
|
|
# Loading work.armshiefter(body)
|
42 |
|
|
# Loading work.armdecode(body)
|
43 |
|
|
# Loading work.armpctrl(body)
|
44 |
|
|
# Loading work.arm_comp
|
45 |
|
|
# Loading work.tech_generic
|
46 |
|
|
# Loading work.tech_virtex
|
47 |
|
|
# Loading work.tech_virtex2
|
48 |
|
|
# Loading work.tech_atc18
|
49 |
|
|
# Loading work.tech_atc25
|
50 |
|
|
# Loading work.tech_atc35
|
51 |
|
|
# Loading work.tech_fs90
|
52 |
|
|
# Loading work.tech_umc18
|
53 |
|
|
# Loading work.tech_tsmc25
|
54 |
|
|
# Loading work.core(rtl)
|
55 |
|
|
# Loading work.peri_mem_config
|
56 |
|
|
# Loading work.ctrl_config
|
57 |
|
|
# Loading work.log(body)
|
58 |
|
|
# Loading work.soc_gen(rtl)
|
59 |
|
|
# Loading work.ahbarb(rtl)
|
60 |
|
|
# Loading work.apbmst(rtl)
|
61 |
|
|
# Loading work.armcoproc(body)
|
62 |
|
|
# Loading work.armcp_comp
|
63 |
|
|
# Loading work.arm_proc(rtl)
|
64 |
|
|
# Loading work.armdebug(body)
|
65 |
|
|
# Loading work.armcmd(body)
|
66 |
|
|
# Loading work.armldst(body)
|
67 |
|
|
# Loading work.armcmd_comp
|
68 |
|
|
# Loading work.armctrl(body)
|
69 |
|
|
# Loading work.armsctrl(body)
|
70 |
|
|
# Loading work.armiu(rtl)
|
71 |
|
|
# Loading work.armiu_imstg(rtl)
|
72 |
|
|
# Loading work.armiu_festg(rtl)
|
73 |
|
|
# Loading work.armiu_destg(rtl)
|
74 |
|
|
# Loading work.armiu_drstg(rtl)
|
75 |
|
|
# Loading work.armcmd_al(rtl)
|
76 |
|
|
# Loading work.armcmd_sr(rtl)
|
77 |
|
|
# Loading work.armcmd_ld(rtl)
|
78 |
|
|
# Loading work.armcmd_st(rtl)
|
79 |
|
|
# Loading work.armcmd_lm(rtl)
|
80 |
|
|
# Loading work.armcmd_sm(rtl)
|
81 |
|
|
# Loading work.armcmd_sw(rtl)
|
82 |
|
|
# Loading work.armcmd_cr(rtl)
|
83 |
|
|
# Loading work.armcmd_cl(rtl)
|
84 |
|
|
# Loading work.armcmd_cs(rtl)
|
85 |
|
|
# Loading work.armcmd_bl(rtl)
|
86 |
|
|
# Loading work.tech_proasic
|
87 |
|
|
# Loading work.tech_axcel
|
88 |
|
|
# Loading work.armiu_rrstg(rtl)
|
89 |
|
|
# Loading work.tech_atc18_syn
|
90 |
|
|
# Loading work.tech_atc25_syn
|
91 |
|
|
# Loading work.tech_atc35_syn
|
92 |
|
|
# Loading work.tech_fs90_syn
|
93 |
|
|
# Loading work.tech_umc18_syn
|
94 |
|
|
# Loading work.tech_tsmc25_syn
|
95 |
|
|
# Loading work.regfile_iu(rtl)
|
96 |
|
|
# Loading work.virtex2_complib
|
97 |
|
|
# Loading work.virtex2_regfile(behav)
|
98 |
|
|
# Loading work.virtex2_dpram(behav)
|
99 |
|
|
# Loading work.ramb16_s36_s36(behav)
|
100 |
|
|
# Loading work.ram16_sx_sx(behav)
|
101 |
|
|
# Loading work.armiu_rsstg(rtl)
|
102 |
|
|
# Loading work.armiu_exstg(rtl)
|
103 |
|
|
# Loading work.armiu_dmstg(rtl)
|
104 |
|
|
# Loading work.armiu_mestg(rtl)
|
105 |
|
|
# Loading work.armiu_wrstg(rtl)
|
106 |
|
|
# Loading work.armcp_sctrl(rtl)
|
107 |
|
|
# Loading work.setrepl_lib(body)
|
108 |
|
|
# Loading work.arith_cnt_comp
|
109 |
|
|
# Loading work.armcache(rtl)
|
110 |
|
|
# Loading work.genic(rtl)
|
111 |
|
|
# Loading work.gendc(rtl)
|
112 |
|
|
# Loading work.arith_cnt8(rtl)
|
113 |
|
|
# Loading work.setrepl(rtl)
|
114 |
|
|
# Loading work.genwb(rtl)
|
115 |
|
|
# Loading work.genwbfifo(rtl)
|
116 |
|
|
# Loading work.gencmem(rtl)
|
117 |
|
|
# Loading work.virtex_complib
|
118 |
|
|
# Loading work.syncram(behav)
|
119 |
|
|
# Loading work.virtex2_syncram(behav)
|
120 |
|
|
# Loading work.ramb16_s36(behav)
|
121 |
|
|
# Loading work.generic_syncram(behavioral)
|
122 |
|
|
# Loading work.ahbmst_mp(rtl)
|
123 |
|
|
# Loading work.mctrl(rtl)
|
124 |
|
|
# Loading work.sdmctrl(rtl)
|
125 |
|
|
# Loading work.timers(rtl)
|
126 |
|
|
# Loading work.irqctrl(rtl)
|
127 |
|
|
# Loading work.clkgen(rtl)
|
128 |
|
|
# Loading work.generic_clkgen(rtl)
|
129 |
|
|
# Loading work.smpad(rtl)
|
130 |
|
|
# Loading work.gensmpad(rtl)
|
131 |
|
|
# Loading work.rstgen(rtl)
|
132 |
|
|
# Loading work.outpad(rtl)
|
133 |
|
|
# Loading work.genoutpad(rtl)
|
134 |
|
|
# Loading work.iopad(rtl)
|
135 |
|
|
# Loading work.geniopad(rtl)
|
136 |
|
|
# Loading work.inpad(rtl)
|
137 |
|
|
# Loading work.geninpad(rtl)
|
138 |
|
|
# Loading work.smiopad(rtl)
|
139 |
|
|
# Loading work.iram(behavioral)
|
140 |
|
|
# Loading work.mt48lc16m16a2(behave)
|
141 |
|
|
view wave
|
142 |
|
|
# .wave
|
143 |
|
|
do vsim/sctrl
|
144 |
|
|
write format wave -window .wave C:/cygwin/home/eiselekd/vhdl_0.8/vsim/sctrl
|
145 |
|
|
write format wave -window .wave C:/cygwin/home/eiselekd/vhdl_0.8/vsim/sctrl
|
146 |
|
|
view atm
|
147 |
|
|
# Bad window name: atm
|
148 |
|
|
view vsim/arm
|
149 |
|
|
# Bad window name: vsim/arm
|
150 |
|
|
do vsim/arm
|
151 |
|
|
run 10000
|
152 |
|
|
# Core generic testbench
|
153 |
|
|
# 32 kbyte 32-bit rom, 0-ws
|
154 |
|
|
# 2x128 kbyte 32-bit ram, 2x64 Mbyte SDRAM
|
155 |
|
|
#
|