OpenCores
URL https://opencores.org/ocsvn/cpu6502_true_cycle/cpu6502_true_cycle/trunk

Subversion Repositories cpu6502_true_cycle

[/] [cpu6502_true_cycle/] [trunk/] [TO_DO_list.txt] - Blame information for rev 24

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 fpga_is_fu
(March 15th 2010)
2
- (DONE) Bug fix for wrong interrupt sequences in IRQ and NMI. Tested by
3
         simulation with RTI and in a real environment by customer.
4
- (DONE) Removed directory ./verilog_TRIAL from source.
5
- (DONE) Updated HTML
6
 
7
(February 25th 2009)
8
- (DONE) CORRECTED "RTI" (wrong: use of stack pointer)
9
- (DONE) RENAME all states of "FSM Execution Unit" for better reading
10
- (90%) Finish working for Specification of cpu6502_tc
11
 
12
(January, 4th 2009)
13
- (DONE) Remove unused nets, register and modules
14
- (85%) Finish working for Specification of cpu65C02_tc
15
- (DONE) Update the HDL Designer files for better viewing and
16
  understanding
17
 
18
(August, 5th 2008)
19
- (DONE) Rename all port names (_i, _o, _o_i)
20
- (DONE) Test and verify all Op Codes
21
- (DONE) Optimize core for speed
22
- (75%) Finish working for Specification of cpu65C02_tc
23
- (WORKING) Create high level testbench in assembler and hardware for
24
  testing all Op Codes (include accurate cycle timing)
25
- (WORKING) Create simulation files for Modelsim
26
- (WORKING) Create a simple .wlf file to demonstrate the cpu6502_tc
27 2 fpga_is_fu
- Update the HDL Designer files for better viewing and understanding

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.